

# **Features**

- $\Box$  Single chip solution with only a few external components
- $\Box$  Stand-alone fixed-frequency user mode
- $\Box$  Programmable multi-channel user mode
- $\Box$  Low current consumption in active mode and very low standby current
- $\Box$  PLL-stabilized RF VCO (LO) with internal varactor diode
- $\Box$  Lock detect output in programmable user mode
- $\Box$  On-chip AFC for extended input frequency acceptance range
- $\Box$  3wire bus serial control interface
- **I** FSK/ASK mode selection
- $\Box$  FSK for digital data or FM for analog signal reception
- $\Box$  RSSI output for signal strength indication and ASK reception
- $\Box$  Peak detector for ASK detection
- $\Box$  Switchable LNA gain for improved dynamic range
- $\Box$  Automatic PA turn-on after PLL lock
- $\Box$  ASK modulation achieved by PA on/off keying
- □ 32-pin Quad Flat Lead Package (QFN)

# **Ordering Information**



# **Application Examples**

- $\Box$  General bi-directional half duplex digital data RF signaling or analog signal communication
- □ Tire Pressure Monitoring Systems (TPMS)
- $\Box$  Remote Keyless Entry (RKE)
- $\square$  Low-power telemetry systems
- $\Box$  Alarm and security systems
- $\Box$  Wireless access control
- **d** Garage door openers
- $\Box$  Networking solutions
- $\Box$  Active RFID tags
- $\Box$  Remote controls
- $\Box$  Home and building automation

# **Pin Description**



# **General Description**

The TH71221 is a single chip FSK/FM/ASK transceiver IC. It is designed to operate in low-power multichannel programmable or single-channel stand-alone, half-duplex data transmission systems. It can be used for applications in automotive, industrial-scientific-medical (ISM), short range devices (SRD) or similar applications operating in the frequency range of 300 MHz to 930 MHz. In programmable user mode, the transceiver can operate down to 27 MHz by employing an external VCO varactor diode.



# **Document Content**









# **1 Theory of Operation**

## **1.1 General**

The main building block of the transceiver is a programmable PLL frequency synthesizer that is based on an integer-N topology. The PLL is used for generating the carrier frequency during transmission and for generating the LO signal during reception. The carrier frequency can be FSK-modulated either by pulling the crystal or by modulating the VCO directly. ASK modulation is done by on/off keying of the power amplifier. The receiver is based on the principle of a single conversion superhet. Therefore the VCO frequency has to be changed between transmit and receive mode. In receive mode, the default LO injection type is low-side injection.

The TH71221 transceiver IC consists of the following building blocks:

- **EXEC** Low-noise amplifier (LNA) for high-sensitivity RF signal reception with switchable gain
- Mixer (MIX) for RF-to-IF down-conversion
- IF amplifier (IFA) to amplify and limit the IF signal and for RSSI generation
- **•** Phase-coincidence FSK demodulator with external ceramic discriminator or LC tank
- Operational amplifier (OA1), connected to demodulator output
- Operational amplifier (OA2), for general use
- Peak detector (PKDET) for ASK detection

#### **1.2 Technical Data Overview**

- □ Frequency range: 300 MHz to 930 MHz in programmable user mode
- $\square$  Extended frequency range with external VCO varactor diode: 27 MHz to 930 MHz
- à 315 MHz, 433 MHz, 868 MHz or 915 MHz fixedfrequency settings in stand-alone mode
- $\Box$  Power supply range: 2.2 V to 5.5 V
- $\Box$  Temperature range: -40 °C to +85 °C
- $\square$  Standby current: 50 nA
- $\Box$  Operating current in receive: 6.5 mA (low gain)
- $\Box$  Operating current in transmit: 12 mA (at -2 dBm)
- à Adjustable RF power range: -20 dBm to +10dBm
- $\Box$  Sensitivity: -105 dBm at FSK with 180 kHz IF filter BW
- Control logic with 3wire bus serial control interface (SCI)
- Reference oscillator (RO) with external crystal
- **EXECUTE:** Reference divider (R counter)
- **•** Programmable divider (N/A counter)
- Phase-frequency detector (PFD)
- Charge pump (CP)
- Voltage controlled oscillator (VCO) with internal varactor
- **•** Power amplifier (PA) with adjustable output power
- □ Sensitivity: -107 dBm at ASK with 180 kHz IF filter BW
- $\Box$  Max. data rate with crystal pulling: 20 kbps NRZ
- $\Box$  Max. data rate with direct VCO modulation: 115 kbps NRZ
- □ Max. input level: -10 dBm at FSK and -20 dBm at ASK
- $\Box$  Input frequency acceptance:  $\pm$  10 to  $\pm$  150 kHz (depending on FSK deviation)
- $\Box$  FM/FSK deviation range:  $\pm 2.5$  to  $\pm 80$  kHz
- $\Box$  Analog modulation frequency: max. 10 kHz
- $\Box$  Crystal reference frequency: 3 MHz to 12 MHz
- $\square$  External reference frequency: 1 MHz to 16 MHz

## **1.3 Note on ASK Operation**

Optimum ASK performance can be achieved by using an 8-MHz crystal for operation at 315 MHz, 434 MHz and 915 MHz. For details please refer to the software settings shown in sections 7.4 and 7.6. FSK operation is the preferred choice for applications in the European 868MHz band.



## **1.4 Block Diagram**



Fig. 1: TH71221 block diagram

## **1.5 User Mode Features**

The transceiver can operate in two different user modes. It can be used either as a 3wire-bus-controlled programmable or as a stand-alone fixed-frequency device. After power up, the transceiver is set to Standalone User Mode (SUM). In this mode, pins FS0/SDEN and FS1/LD must be connected to  $V_{EE}$  or  $V_{CC}$  in order to set the desired frequency of operation. There are 4 pre-defined frequency settings: 315MHz, 433.92MHz, 868.3MHz and 915MHz. The logic level at pin FS0/SDEN must not be changed after power up in order to remain in fixed-frequency mode.

After the first logic level change at pin FS0/SDEN, the transceiver enters into Programmable User Mode (PUM). In this mode, the user can set any PLL frequency or mode of operation by the SCI. In SUM pins FS0/SDEN and FS1/LD are used to set the desired frequency, while in PUM pin FS0/SDEN is part of the 3-wire serial control interface (SCI) and pin FS1/LD is the look detector output signal of the PLL synthesizer.

A mode control logic allows several operating modes. In addition to standby, transmit and receive mode, two idle modes can be selected to run either the reference oscillator only or the whole PLL synthesizer. The PLL settings for the PLL idle mode are taken over from the last operating mode which can be either receive or transmit mode.

The different operating modes can be set in SUM and PUM as well. In SUM the user can program the transceiver via control pins RE/SCLK and TE/SDTA. In PUM the register bits OPMODE are used to select the modes of operation while pins RE/SCLK and TE/SDTA are part of the SCI.



# **2 Pin Definitions and Descriptions**

















# **3 Functional Description**

## **3.1 PLL Frequency Synthesizer**

The TH71221 contains an integer-N PLL frequency synthesizer. A PLL circuit performs the frequency synthesis via a feedback mechanism. The output frequency  $f_{VCO}$  is generated as an integer multiple of the phase detector comparison frequency  $f_R$ . This reference frequency  $f_R$  is generated by dividing the output frequency  $f_{RO}$  of a crystal oscillator. The phase detector utilizes this signal as a reference to tune the VCO and in the locked state it must be equal to the desired output frequency, divided by the feedback divider ratio N.



Fig. 2: Integer-N PLL Frequency Synthesizer Topology

The output frequency of the synthesizer f<sub>VCO</sub> can be selected by programming the feedback divider and the reference divider. The only constraint for the frequency output of the system is that the minimum frequency resolution, or the channel spacing, must be equal to the PFD frequency  $f_R$ , which is given by the reference frequency  $f_{RO}$  and the reference divider factor R:

$$
f_R = \frac{f_{RO}}{R}.
$$
 (1)

When the PLL is unlocked (e.g. during power up or during reprogramming of a new feedback divider ratio N), the phase-frequency detector PFD and the charge pump create an error signal proportional to the phase difference of the two input signals. This error signal is low-pass filtered through the external loop filter and input to the VCO to control its frequency. A very low frequency resolution increases the settling time of the PLL and reduces the ability to cancel out VCO perturbations, because the loop filter is updated every  $1/f_R$ . After the PLL has locked, the VCO frequency is given by the following equation:

$$
f_{VCO} = N \cdot \frac{f_{RO}}{R} = N \cdot f_R \tag{2}
$$

There are four registers available to set the VCO frequencies in receive (registers RR and NR) and in transmit mode (registers RT and NT). These registers can be programmed using the Serial Control Interface in Programmable User Mode (PUM). In case of Stand-alone User Mode (SUM), the registers are set fixed values (refer to para. 4.1.1).

The VCO frequency is equal to the carrier frequency in transmit mode. While in receive mode the VCO frequency is offset by the intermediate frequency IF. This is because of the super-heterodyne nature of the receive part.



### **3.1.1 Reference Oscillator (XOSC)**

The reference oscillator is based on a Colpitts topology with two integrated functional capacitors as shown in figure 3. The circuitry is optimized for a load capacitance range of 10 pF to 15 pF. The equivalent input capacitance CRO offered by the oscillator input pin RO is about 18pF.

To ensure a fast and reliable start-up and a very stable frequency over the specified supply voltage and temperature range, the oscillator bias circuitry provides an amplitude regulation. The amplitude on pin RO is monitored in order to regulate the current of the oscillator core  $I_{RO}$ . There are two limits ROMAX and ROMIN between the regulation is maintained. These values can be changed via serial control interface in Programmable User Mode (PUM). In Stand-alone User Mode (SUM), ROMAX and ROMIN are set to default values (refer to para. 5.1.3). ROMAX defines the start-up current of the oscillator. The ROMIN value sets the desired steady-state current. If ROMIN is sufficient to achieve an amplitude of about 400 mV on pin RO, the current  $I_{RO}$  will be set to ROMIN. Otherwise the current will be permanently regulated between ROMIN and ROMAX. If ROMIN and ROMAX are equal, no regulation takes place. For most of the applications ROMIN and ROMAX should not be changed from default.



Fig. 3: Reference oscillator circuit

#### **3.1.2 Reference Divider**

The reference divider provides the input signal of the phase detector by dividing the signal of the reference oscillator. The range of the reference divider is

$$
4 \le R \le 1023 \tag{3}
$$

#### **3.1.3 Feedback Divider**

The feedback divider of the PLL is based on a pulse-swallow topology. It contains a 4-bit swallow A-counter, a 13-bit program B-counter and a prescaler. The divider ratio of the prescaler is controlled by the program counter and the swallow counter. During one cycle, the prescaler divides by 17 until the swallow A-counter reaches its terminal count. Afterwards the prescaler divides by 16 until the program counter reaches its terminal count. Therefore the overall feedback divider ratio can be expressed as:

$$
N = 17 \cdot A + 16 \cdot (B - A). \tag{4}
$$

The A-counter configuration represents the lower bits in the feedback divider register ( $N_{0.3} = A_{0.3}$ ) and the upper bits the B-counter configuration  $(N_{4-16} = B_{0-12})$  respectively. According to that, the following counter ranges are implemented:

$$
0 \le A \le 15; \quad 4 \le B \le 8191 \text{ whereas } B > A \tag{5}
$$

and therefore the range of the overall feedback divider ratio results in:

$$
64 \le N \le 131071 \tag{6}
$$

The user does not need to care about the A- and B-counter settings. It is only necessary to know the overall feedback divider ratio N to program the register settings.

#### **3.1.4 Frequency Resolution and Operating Frequency**

It is obvious from (2) that, at a given frequency resolution  $f_R$ , the maximum operating frequency of the VCO is limited by the maximum N-counter setting. The table below provides some illustrative numbers. Please also refer to section 4.4.1 for the pre-configured settings in Stand-alone User Mode (SUM).





#### **3.1.5 Phase-Frequency Detector**

The phase-frequency detector creates an error voltage proportional to the phase difference between the reference signal  $f_R$  and  $f_N$ . The implementation of the phase detector is a phase-frequency type. That circuitry is very useful because it decreases the acquisition time significantly. The gain of the phase detector can be expressed as:

$$
K_{PD} = \frac{I_{CP}}{2\pi} \tag{7}
$$

where  $I_{CP}$  is the charge pump current which is set via register CPCUR. In the TH7122 design the VCO frequency control characteristic is with negative polarity. This means the VCO frequency increases if the loop filter output voltage decreases and vice versa. When an external varactor diode is added to the VCO tank, the tuning characteristic can be changed between positive and negative depending on the particular varactor diode circuitry. Therefore the PDFPOL register can be used to define the phase detector polarity.

#### **3.1.6 Lock Detector**

In Programmable User Mode a lock-detect signal LD is available at pin FS1/LD (pin 19). The lock detection circuitry uses Up and Down signals from the phase detector to check them for phase coherency. Figure 4 shows an overview of the lock signal generation. The locked state and the unlock condition will be decided on the register settings of LDTM and ERTM respectively. In the start-up phase of the PLL, Up and Down signals are quite unbalanced and counter CNT LD receives no clock signal. When the loop approaches steady state, the signals Up and Down begin to overlap and CNT\_LD counts down. Herein register LDTM sets the number of counts which are necessary to set the lock detection signal LD. If an unlock condition occurs, the counter CNT\_LD will be reloaded and therefore its CARRY falls back.





The CNT\_ER supervises the unlock condition. If Up and Down are consecutive, the counter CNT\_ER will be reloaded permanently and its CARRY will not be set, otherwise the counter level of CNT\_ER will be reduced by the reference oscillator clock  $(1/f_{\text{RO}})$ . The register ERTM decides on the maximum number of clocks during Up and Down signals can be non-consecutive without loosing the locked state.

The transceiver offers two ways of analyzing the locked state. If the register LOCKMODE is set to '0', only one occurrence of the locked state condition is needed to remain  $LD = 1$  during the whole active mode, otherwise the state of the PLL will be observed permanently.

#### **3.1.7 Voltage Controlled Oscillator with external Loop Filter**

The transceiver provides a LC-based voltage-controlled oscillator with an external inductance element connected between VCC and pin TNK\_LO. An internal varactor diode in series with a fixed capacitor forms the variable part of the oscillator tank. The oscillation frequency is adjusted by the DC-voltage at pin LF. The tuning sensitivity of the VCO is approximately 20MHz/V for 433MHz operations and 40MHz/V at 868MHz. Since the internal varactor is connected to VCC, a lower voltage on pin LF causes the capacitance to decrease and the VCO frequency to increase. For this reason the phase detector polarity should be negative (PFDPOL = 0). If the operation frequency is below 300MHz, an external varactor diode between pin TNK\_LO and VCC\_PLL is necessary. The corresponding application schematic is shown in section 8. The VCO current VCOCUR can be adjusted via serial control interface in order to ensure stable oscillations over the whole frequency range. For lowest LO emission in receive mode, VCOCUR should be set to the lowest value.



Fig. 5: VCO schematic

#### **3.1.8 Loop Filter**

Since the loop filter has a strong impact on the function of the PLL, it must be chosen carefully. For FSK operation the bandwidth of the loop filter must be selected wide enough for a fast relock of the PLL during crystal pulling. The bandwidth must of course also be larger than the data rate. In case of ASK or OOK the bandwidth should be extended even further to allow the PLL to cancel out VCO perturbations that might be caused by the PA on/off keying. The suggested filter topology is shown in Fig. 6. The dimensions of the loop filter elements can be derived using well known formulas in application notes and other reference literature.





#### **3.2 Receiver Part**

The RF front-end of the receiver part is a super-heterodyne configuration that converts the input radiofrequency (RF) signal into an intermediate frequency (IF) signal. The most commonly used IF is 10.7 MHz, but IFs in the range of 0.4 to 22 MHz can also be used. According to the block diagram, the front-end consists of a LNA, a Mixer and an IF limiting amplifier with received signal strength indicator (RSSI). The local oscillator (LO) signal for the mixer is generated by the PLL frequency synthesizer.

As the receiver constitutes a superhet architecture, there is no inherent suppression of the image frequency. It depends on the particular application and the system's environmental conditions whether an RF front-end filter should be added or not. If image rejection and/or good blocking immunity are relevant system parameters, a band-pass filter must be placed either in front or after the LNA. This filter can be a SAW (surface acoustic wave) or LC-based filter (e.g. helix type).



#### **3.2.1 LNA**

The LNA is based on a cascode topology for low-noise, high gain and good reverse isolation. The open collector output has to be connected to an external resonance circuit which is tuned to the receive frequency. The gain of the LNA can be changed in order to achieve a high dynamic range. There are two possibilities for the gain setting which can be selected by the register bit LNACTRL. External control can be done via the pin GAIN\_LNA, internal control is given by the register bit LNAGAIN. In case of external gain control, a hysteresis of about 340 mV can be chosen via the register bit LNAHYST. This configuration is useful if an automatic gain control loop via the RSSI signal is established. In transmit mode the LNA-input is shorted to protect the amplifier from saturation and damaging.

#### **3.2.2 Mixer**

The mixer is a double-balanced mixer which down converts the receive frequency to the IF. The default LO injection type is low side (f<sub>VCO</sub> = f<sub>RX</sub> – f<sub>IF</sub>). But also high side injection is possible (f<sub>VCO</sub> = f<sub>RX</sub> + f<sub>IF</sub>). In this case, the data signal's polarity is inverted due to the mixing process. To avoid this, the transmitted data stream can be inverted too by setting DTAPOL to '1'.

The output impedance of the mixer is about 330 $\Omega$  in order to match to an external IF filter.

#### **3.2.3 IF Amplifier**

After passing the channel select filter which sets the IF bandwidth the signal is limited by means of an high gain limiting amplifier. The small signal gain is about 80 dB. The RSSI signal is generated within the IF amplifier. The output of the RSSI signal is available at pin RSSI. The voltage at this pin is proportional to the input power of the receiver in dBm. Using this RSSI output signal the signal strength of different transmitters can be distinguished.

#### **3.2.4 ASK Demodulator**

The receive part of the TH7122 allows for two ASK demodulation configurations:

- standard ASK demodulation or
- ASK demodulation with peak detector.

The default setting is standard ASK demodulation. In this mode SW1 and SW2 are closed and the RSSI output signal directly feeds the data slicer setup by means of OA1. The data slicer time constant equals to

$$
T = 200k\Omega \cdot C3, \tag{8}
$$

with C3 external to pin INT1. This time constant should be larger than the longest possible bit duration of the data stream. This is required to properly extract the ASK dataís DC level. The purpose of the DC (or mean) level at the negative input of OA1 is to set an adaptive comparator threshold to perform the ASK detection.

Alternatively a peak detector can be used to define the ASK detection threshold. In this configuration the peak detector PKDET is enabled, SW1 is closed and SW2 is open, and the peak detector output is multiplexed to pin INT2/PDO. This way the peak detector can feed the data slicer, again constituted by OA1 and a few external R and C components. The peak detection mode is selectable in programmable user mode.



#### **3.2.5 FSK Demodulator**

The implemented FSK demodulator is based on the phase-coincidence principle. A discriminator tank, which can either consist of a ceramic discriminator or an LC tank, is connected to pin IN\_DEM. If FSK mode is selected SW1 is open, SW2 is closed and the output of OA2 is multiplexed to pin INT2/PDO.

The demodulator output signal directly feeds the data slicer setup by means of OA1. The data slicer time constant can be calculated using (8). This time constant should be larger than the longest possible bit duration of the data stream as described in the previous paragraph.

An on-chip AFC circuit tolerates input frequency variations. The input frequency acceptance range is proportional to the FSK or FM deviation. It can be adjusted by the discriminator tank. The AFC feature is disabled by default and can be activated in programmable mode.

#### **3.3 Transmitter Part**

The output of the PLL frequency synthesizer feeds a power amplifier (PA) in order to setup a complete RF transmitter. The VCO frequency is identical to the carrier frequency.

#### **3.3.1 Power Amplifier**

The power amplifier (PA) has been designed to deliver about 10 dBm in the specified frequency bands. Its pin OUT\_PA is an open collector output. The larger the output voltage swing can be made the better the power efficiency will be. The PA must be matched to deliver the best efficiency in terms of output power and current consumption.

The collector must be biased to the positive supply. This is done by means of an inductor parallel tuned with a capacitor. Or it is made large enough in order not to affect the output matching network. S-parameters of pin OUT\_PA are not useful because the output is very high resistive with a small portion of parallel capacitance. Since the open-collector output transistor can be considered as a current source, the only parameters needed to design the output matching network are the output capacitance, the supply voltage  $V_{\text{CC}}$ , the transistor's saturation voltage and the power delivered to the load  $P_0$ .

In order to avoid saturation of the output stage, a saturation voltage VC $E_{SAT}$  of about 0.7 V should be considered. The real part of the load impedance can then be calculated using



Fig. 7: OUT\_PA schematic

$$
R_{L} = \frac{(V_{CC} - VCE_{SAT})^{2}}{2 \cdot P_{O}}.
$$
\n(9)

The output capacitance is typically 3 pF.



#### **3.3.2 Output Power Adjustment**

The maximum output power is adjustable via the external resistor RPS as shown in Figure 8. There are four predefined power settings in programmable user mode which can be set in the register TXPOWER. The maximum power setting P4 is the default setting.



#### **3.3.3 Modulation Schemes**

The RF carrier generated by the PLL frequency synthesizer can be ASK or FSK modulated. Depending on the selected user mode, the modulation type can be selected either by the ASK/FSK pin or via the serial control interface. Data is applied to pin IN\_DTA. The data signal can be inverted by the bit DTAPOL. The following tables for ASK and FSK modulation are valid for non-inverted data (DTAPOL = 0)

#### **3.3.4 ASK Modulation**



The transceiver is ASK-modulated by turning on and off the power amplifier. Please also refer to para. 1.3 for ASK modulation limits.



#### **3.3.5 FSK Modulation**

FSK modulation via crystal pulling

FSK modulation can be achieved by pulling the crystal oscillator frequency. A CMOS-compatible data stream applied at pin IN DTA digitally modulates the XOSC via an integrated NMOS switch. Two external pulling capacitors CX1 and CX2 allow the FSK deviation  $\Delta f$  and center frequency  $f_c$  to be adjusted independently. At IN\_DTA = LOW CX2 is connected in parallel to CX1 leading to the low-frequency component of the FSK spectrum  $(f_{min})$ ; while at IN\_DTA = HIGH CX2 is deactivated and the XOSC is set to its high frequency, leading to  $f_{\text{max}}$ .





Fig. 9: Crystal Pulling Circuit

An external reference signal can be directly AC-coupled to the reference oscillator input pin RO. Then the transceiver is used without a XTAL. Now the reference signal sets the carrier frequency and has to contain the FSK (or FM) modulation

FSK modulation via direct VCO modulation

Alternatively FSK or FM can be achieved by injecting the modulating signal into the loop filter to directly control the VCO frequency. Fig. 10 shows a circuit proposal for direct VCO modulation. This circuit is recommended for data rates in excess of about 20 kbps NRZ. An external VCO tuning varactor should be added for narrow-band applications, for example at channel spacings of 25 kHz. For details please refer to the application notes "TH7122 and TH71221 High Speed Data Communication" and "TH7122 and TH71221 Used In Narrow Band FSK Applications" as well as to the "TH7122 and TH71221 Cookbook"

Fig. 10: Circuit schematic for direct VCO modulation

#### **3.3.6 Crystal Tuning**

A crystal is tuned by the manufacturer to the requested oscillation frequency  $f_0$  for a certain load capacitance CL within the specified calibration tolerance. The only way to tune this oscillation frequency is to vary the effective load capacitance CL<sub>eff</sub> seen by the crystal.

Figure 8 shows the oscillation frequency of a crystal in dependency on the effective load capacitance. This capacitance changes in accordance with the logic level of IN\_DTA around the specified load capacitance. The figure illustrates the relationship between the external pulling capacitors and the frequency deviation.





39010 071221 Page 17 of 44 Data Sheet Rev. 006 June/08

Fig. 11: Crystal Tuning Characteristic



# **4 Description of User Modes**

### **4.1 Stand-alone User Mode Operation**

After power up the transceiver is set to stand-alone user mode. In this mode, pins FS0/SDEN and FS1/LD must be connected to  $V_{EF}$  or  $V_{CC}$  to set the desired frequency of operation. The logic level at pin FS0/SDEN must not be changed after power up in order to remain in stand-alone user mode. The default settings of the control word bits in stand-alone user mode are described in the frequency selection table. Detailed information about the default settings can be found in the tables of section 5.



## **4.1.1 Frequency Selection**

In stand-alone user mode, the transceiver can be set to Standby, Receive, Transmit or Idle mode (only PLL synthesizer active) via control pins RE/SCLK and TE/SDTA. The modulation scheme and the LNA gain are set by pins ASK/FSK and GAIN\_LNA, respectively.

#### **4.1.2 Operation Mode**



**Note:** Pins with internal pull-down



#### **4.1.3 Modulation Type**



#### **4.1.4 LNA Gain Mode**



#### **4.2 Programmable User Mode Operation**

The transceiver can also be used in programmable user mode. After power-up the first logic change at pin FS0/SDEN enters into this mode. Now full programmability can be achieved via the Serial Control Interface (SCI).

#### **4.2.1 Serial Control Interface Description**

A 3-wire (SCLK, SDTA, SDEN) Serial Control Interface (SCI) is used to program the transceiver in programmable user mode. At each rising edge of the SCLK signal, the logic value on the SDTA pin is written into a 24-bit shift register. The data stored in the shift register are loaded into one of the 4 appropriate latches on the rising edge of SDEN. The control words are 24 bits lengths: 2 address bits and 22 data bits. The first two bits (bit 23 and 22) are latch address bits. As additional leading bits are ignored, only the least significant 24 bits are serial-clocked into the shift register. The first incoming bit is the most significant bit (MSB). To program the transceiver in multi-channel application, four 24-bit words may be sent: A-word, B-word, C-word and D-word. If individual bits within a word have to be changed, then it is sufficient to program only the appropriate 24-bit word. The serial data input timing and the structure of the control words are illustrated in Fig. 12 and 13.



Fig. 12: SCI Block Diagram



Due to the static CMOS design, the SCI consumes virtually no current and it can be programmed in active as well as in standby mode.

If the transceiver is set from standby mode to any of the active modes (idle, receive, transmit), the SCI settings remain the same as previously set in one of the active modes, unless new settings are done on the SCI while entering into an active mode.



Fig. 13: Serial Data Input Timing

# **5 Register Description**

As shown in the previous section there are four control words which stipulate the operation of the whole chip. In Stand-alone User Mode SUM the intrinsic default values with respect to the applied levels at pins FS0 and FS1 lay down the configuration of the transceiver. In Programmable User Mode (PUM) the register settings can be changed via 3-wire interface SCI. The default settings which vary with the desired operating frequency depend on the voltage levels at the frequency selection pins FS0 and FS1 before entering the PUM. Table 5.1.1 shows the default register settings of different frequency selections. It should be noted that the channel frequency listed below will be achieved with a crystal frequency of 7.1505 MHz. The following table depicts an overview of the register configuration of the TH71221.



# **5.1 Register Overview**



#### **5.1.1 Default Register Settings for FS0, FS1**



**Note:** d – decimal code

A detailed description of the registers function and their configuration can be found in the following sections.



## **5.1.2 A – word**





## **5.1.3 B – word**





## **5.1.4 C – word**





## **5.1.5 D – word**





# **6 Technical Data**

## **6.1 Absolute Maximum Ratings**

Operation beyond absolute maximum ratings may cause permanent damage of the device.



1) all pins, except LF, TNK\_LO, VCC\_PLL and FS1/LD

2) pins LF, TNK\_LO, VCC\_PLL and FS1/LD

## **6.2 Normal Operating Conditions**





## **6.3 DC Characteristics**

all parameters under normal operating conditions, unless otherwise stated; typical values at  $T_A$  = 23 °C and  $V_{CC}$  = 3 V









## **6.4 PLL Synthesizer Timings**



## **6.5 AC Characteristics of the Receiver Part**

all parameters under normal operating conditions, unless otherwise stated; typical values at  $T_a = 23 \degree C$  and  $V_{CC} = 3 V$ ;

all parameters based on test circuits for FSK (Fig. 14 to 15) and ASK (Fig. 16 to 17), respectively;





## **6.6 AC Characteristics of the Transmitter Part**

all parameters under normal operating conditions, unless otherwise stated; typical values at  $T_a = 23$  °C and  $V_{CC} = 3$  V; all parameters based on test circuits for FSK (Fig. 14 to 15) and ASK (Fig. 16 to 17), respectively;



## **6.7 Serial Control Interface**



## **6.8 Crystal Parameters**





# **7 Application Circuit Examples**

# **7.1 FSK Application Circuit Programmable User Mode (internal AFC option)**







# **7.2 FSK Application Circuit Stand-alone User Mode**



Fig. 15: Test circuit for FSK operation in Stand-alone User Mode



# **TH71221 27 to 930MHz FSK/FM/ASK Transceiver**



# **7.3 FSK Test Circuit Component List (Fig. 14 and Fig. 15)**

**Note:** - Antenna matching network according to paragraph 9



# **7.4 ASK Application Circuit Programmable User Mode (normal data slicer option)**



Fig. 16: Test circuit for ASK operation in Programmable User Mode (normal data slicer option)



### **Software Settings for ASK**



# **TH71221 27 to 930MHz FSK/FM/ASK Transceiver**

# **7.5 ASK Test Circuit Component List (Fig. 16)**







## **7.6 ASK Application Circuit Programmable User Mode (peak detector option)**



Fig. 17: Test circuit for ASK operation in Programmable User Mode (internal Peak Detector option)



## **Software Settings for ASK**



# **TH71221 27 to 930MHz FSK/FM/ASK Transceiver**

# **7.7 ASK Test Circuit Component List (Fig. 17)**







# **8 Extended Frequency Range**

The operating frequency range of 300 MHz to 930 MHz can be covered without the use of an additional VCO varactor diode. A frequency range extension down to 27 MHz can be realized by adding an external varactor diode to the VCO tank.



## **8.1 Board Component List (Fig. 18)**



**Note:** The component values are optimized for the above listed settings of  $f_R$ , NR and NT. Direct VCO modulation as explained in section 3.3.5 must be applied.



# **9 TX/RX Combining Network**

## **9.1 Board Component List (Fig. 19)**



- No TX/RX switch required
- Direct connection to  $\lambda$ /4 antenna possible



Fig. 19: Combining network schematic

# **9.2 Typical LNA S-Parameters in Receive Mode**



### **Low Gain Mode**

**Note:** input and output of the LNA are connected to 50  $\Omega$  ports without matching elements

#### **High Gain Mode**



**Note:** input and output of the LNA are connected to 50  $\Omega$  ports without matching elements



# **TH71221 27 to 930MHz FSK/FM/ASK Transceiver**

# **9.3 LNA Input Impedances in Transmit Mode**





# **10 Package Description**



The device TH71221 is RoHS compliant.



Fig 12: 32L QFN 5x5 Quad



## **10.1 Soldering Information**

The device TH71221 is qualified for MSL3 with soldering peak temperature 260 deg C according to JEDEC J-STD-20



# **11 Reliability Information**

This Melexis device is classified and qualified regarding soldering technology, solderability and moisture sensitivity level, as defined in this specification, according to following test methods:

#### **Reflow Soldering SMD's (Surface Mount Devices)**

• IPC/JEDEC J-STD-020 ìMoisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices (classification reflow profiles according to table 5-2)"

#### **Wave Soldering SMD's (Surface Mount Devices)**

EN60749-20 "Resistance of plastic- encapsulated SMD's to combined effect of moisture and soldering heat"

#### **Solderability SMD's (Surface Mount Devices)**

EIA/JEDEC JESD22-B102 "Solderability"

For all soldering technologies deviating from above mentioned standard conditions (regarding peak temperature, temperature gradient, temperature profile etc) additional classification and qualification tests have to be agreed upon with Melexis.

The application of Wave Soldering for SMD's is allowed only after consulting Melexis regarding assurance of adhesive strength between device and board.

# **12 ESD Precautions**

Electronic semiconductor products are sensitive to Electro Static Discharge (ESD). Always observe Electro Static Discharge control procedures whenever handling semiconductor products.



**Your Notes** 



# **13 Disclaimer**

- 1) The information included in this documentation is subject to Melexis intellectual and other property rights. Reproduction of information is permissible only if the information will not be altered and is accompanied by all associated conditions, limitations and notices.
- 2) Any use of the documentation without the prior written consent of Melexis other than the one set forth in clause 1 is an unfair and deceptive business practice. Melexis is not responsible or liable for such altered documentation.
- 3) The information furnished by Melexis in this documentation is provided 'as is'. Except as expressly warranted in any other applicable license agreement, Melexis disclaims all warranties either express, implied, statutory or otherwise including but not limited to the merchantability, fitness for a particular purpose, title and non-infringement with regard to the content of this documentation.
- 4) Notwithstanding the fact that Melexis endeavors to take care of the concept and content of this documentation, it may include technical or factual inaccuracies or typographical errors. Melexis disclaims any responsibility in connection herewith.
- 5) Melexis reserves the right to change the documentation, the specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with Melexis for current information.
- 6) Melexis shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interrupt of business or indirect, special incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the information in this documentation.
- 7) The product described in this documentation is intended for use in normal commercial applications. Applications requiring operation beyond ranges specified in this documentation, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by Melexis for each application.
- 8) Any supply of products by Melexis will be governed by the Melexis Terms of Sale, published on www.melexis.com.

© Melexis NV. All rights reserved.

For the latest version of this document, go to our website at: www.melexis.com

#### Or for additional information contact Melexis Direct:

E-mail: sales\_europe@melexis.com E-mail: sales\_usa@melexis.com E-mail: sales\_asia@melexis.com

Europe, Africa: and Americas: Americas: Asia: As Phone: +32 1367 0495 Phone: +1 603 223 2362 Phone: +32 1367 0495

ISO/TS 16949 and ISO14001 Certified