







SN55LBC180 SN65LBC180 SN75LBC180

www.ti.com

SLLS174G-FEBRUARY 1994-REVISED APRIL 2009

# **LOW-POWER RS-485 LINE DRIVER AND RECEIVER PAIRS**

#### **FEATURES**

- Designed for High-Speed Multipoint Data Transmission Over Long Cables
- . Operate With Pulse Durations as Low as 30 ns
- Low Supply Current . . . 5 mA Max
- Meet or Exceed the Requirements of ANSI Standard RS-485 and ISO 8482:1987(E)
- 3-State Outputs for Party-Line Buses
- Common-Mode Voltage Range of –7 V to 12 V
- Thermal Shutdown Protection Prevents
   Driver Damage From Bus Contention
- Positive and Negative Output Current Limiting
- Pin Compatible With the SN75ALS180

## **DESCRIPTION**

The SN55LBC180, SN65LBC180 and SN75LBC180 differential driver and receiver pairs are monolithic integrated circuits designed for bidirectional data communication over long cables that take on the characteristics of transmission lines. They are balanced, or differential, voltage mode devices that meet or exceed the requirements of industry standards ANSI RS-485 and ISO 8482:1987(E). These devices are designed using Tl's proprietary LinBiCMOS™ with the low-power consumption of CMOS and the precision and robustness of bipolar transistors in the same circuit.



# logic diagram(positivelogic)



#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE | PART NUMBER   | PART MARKING |
|----------------|---------|---------------|--------------|
|                | PDIP    | SN75LBC180N   | SN75LBC180N  |
| 0°C to 70°C    | SOIC    | SN75LBC180D   | 7LB180       |
|                | QFN     | SN75LBC180RSA | LB180        |
|                | PDIP    | SN65LBC180N   | 65LBC180N    |
| -40°C to 85°C  | SOIC    | SN65LBC180D   | 6LB180       |
|                | QFN     | SN65LBC180RSA | BL180        |
| -55°C to 125°C | QFN     | SN55LBC180RSA | SN55LBC180   |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LinBiCMOS is a trademark of Texas Instruments.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **DESCRIPTION (CONTINUED)**

The SN55LBC180, SN65LBC180 and SN75LBC180 combine a differential line driver and receiver with 3-state outputs and operate from a single 5-V supply. The driver and receiver have active-high and active-low enables, respectively, which can be externally connected to function as a direction control. The driver differential outputs and the receiver differential inputs are connected to separate terminals for full-duplex operation and are designed to present minimum loading to the bus whether disabled or powered off ( $V_{CC} = 0$ ). These parts feature a wide common-mode voltage range making them suitable for point-to-point or multipoint data-bus applications.

The devices also provide positive and negative output-current limiting and thermal shutdown for protection from line fault conditions. The line driver shuts down at a junction temperature of approximately 172°C.

The SN75LBC180 is characterized for operation over the commercial temperature range of 0°C to 70°C. The SN65LBC180 is characterized over the industrial temperature range of –40°C to 85°C.

The SN55LBC180 is characterized for operation over the military temperature range of -55°C to 125°C.

## **FUNCTION TABLES**(1)

| DRIVER                           |              |           |     |  |  |  |
|----------------------------------|--------------|-----------|-----|--|--|--|
| INPUT                            | ENABLE       | OUTP      | UTS |  |  |  |
| D                                | DE           | Υ         | Z   |  |  |  |
| Н                                | Н            | Н         | L   |  |  |  |
| L                                | Н            | L         | Н   |  |  |  |
| X                                | L            | Z         | Z   |  |  |  |
|                                  | RECEIVER     |           |     |  |  |  |
| DIFFERENTIAL INPUTS<br>A-B       | ENABLE<br>RE | OUTF<br>R | PUT |  |  |  |
| V <sub>ID</sub> ≥ 0.2 V          | L            | Н         |     |  |  |  |
| -0.2 V < V <sub>ID</sub> < 0.2 V | L            | ?         |     |  |  |  |
| $V_{ID} \le -0.2 \text{ V}$      | L            | L         | L   |  |  |  |
| Х                                | Н            | Z         | Z   |  |  |  |
| Open circuit                     | L            | Н         |     |  |  |  |

H = high level, L = low level, ? = Indeterminate, X = irrelevant, Z = high impedance (off)



# **ABSOLUTE MAXIMUM RATINGS**(1)

|                  |                             |                                           |                              | UNIT |  |
|------------------|-----------------------------|-------------------------------------------|------------------------------|------|--|
| $V_{CC}$         | Supply voltage range (2)    |                                           | -0.3 to 7                    | V    |  |
| $V_{BUS}$        | Bus voltage range (A, B, Y  | (, Z) <sup>(2)</sup>                      | -10 to 15                    | V    |  |
|                  | Voltage range at D, R, DE,  |                                           |                              |      |  |
|                  | Continuous total power dis  | Internally limited                        |                              |      |  |
|                  | Total power dissipation     |                                           | See Dissipation Rating Table | е    |  |
| T <sub>stg</sub> | Storage temperature range   | )                                         | -65 to 150                   | °C   |  |
| Io               | Receiver output current rai | nge                                       | -50 to 50                    | mA   |  |
|                  |                             | HBM (Human Body Model) EIA/JESD22-A114    | ±4                           | kV   |  |
| ESD              | Electrostatic discharge     | MM (Machine Model) EIA/JESD22-A115        | 400                          | V    |  |
|                  |                             | CDM (Charge Device Model) EIA/JESD22-C101 | 1.5                          | kV   |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE <sup>(1)</sup> | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|------------------------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------|
| D                      | 950 mW                                | 7.6 mW/°C                                      | 608 mW                                | 494 mW                                | _                                      |
| N                      | 1150 mW                               | 9.2 mW/°C                                      | 736 mW                                | 598 mW                                | _                                      |
| RSA                    | 3333 mW                               | 26.67 mW/°C                                    | 2133 mW                               | 1733 mW                               | 400 mW                                 |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

## RECOMMENDED OPERATING CONDITIONS

|                                 |                                                         |               | MIN               | NOM | MAX  | UNIT |
|---------------------------------|---------------------------------------------------------|---------------|-------------------|-----|------|------|
| V <sub>CC</sub>                 | Supply voltage                                          |               | 4.75              | 5   | 5.25 | V    |
| V <sub>IH</sub>                 | High-level input voltage                                | D, DE, and RE | 2                 |     |      | V    |
| $V_{IL}$                        | Low-level input voltage                                 | D, DE, and RE |                   |     | 8.0  | V    |
| $V_{\text{ID}}$                 | Differential input voltage                              |               | -6 <sup>(1)</sup> |     | 6    | V    |
| $V_{O}$ , $V_{I}$ , or $V_{IC}$ | Voltage at any bus terminal (separately or common mode) | A, B, Y, or Z | -7 <sup>(1)</sup> |     | 12   | V    |
|                                 | High level output ourrest                               | Y or Z        |                   |     | -60  | A    |
| ІОН                             | High-level output current                               | R             |                   |     | -8   | mA   |
| 1                               | Low lovel output ourrent                                | Y or Z        |                   |     | 60   | mA   |
| I <sub>OL</sub>                 | Low-level output current                                | R             |                   |     | 8    | ША   |
|                                 |                                                         | SN55LBC180    | -55               |     | 125  |      |
| T <sub>A</sub>                  | Operating free-air temperature                          | SN65LBC180    | -40               |     | 85   | °C   |
|                                 |                                                         | SN75LBC180    | 0                 |     | 70   |      |

<sup>(1)</sup> The algebraic convention where the least positive (more negative) limit is designated minimum, is used in this data sheet for the differential input voltage, voltage at any bus terminal, operating temperature, input threshold voltage, and common-mode output voltage.

<sup>(2)</sup> All voltage values are with respect to GND.

<sup>(3)</sup> The maximum operating junction temperature is internally limited. Use the dissipation rating table to operate below this temperature.



#### **DRIVER SECTION**

## **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                                        | TEST CO                               | ONDITIONS                             | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|--------------------|------------------------------------------------------------------|---------------------------------------|---------------------------------------|-----|--------------------|------|------|
| $V_{IK}$           | Input clamp voltage                                              | $I_I = -18 \text{ mA}$                |                                       |     |                    | -1.5 | V    |
|                    |                                                                  |                                       | SN55LBC180                            | 1   | 2.5 5              |      |      |
|                    |                                                                  | $R_L = 54 \Omega$ ,<br>See Figure 1   | SN65LBC180                            | 1.1 | 2.5                | 5    |      |
| 137 1              | Differential autout valle as asserting (2)                       | Occ 1 iguic 1                         | SN75LBC180                            | 1.5 | 2.5                | 5    | V    |
| V <sub>OD</sub>    | Differential output voltage magnitude (2)                        | $R_L = 60 \Omega$ ,<br>See Figure 2   | SN55LBC180                            | 1   | 2.5                | 5    | V    |
|                    |                                                                  |                                       | SN65LBC180                            | 1.1 | 2                  | 5    |      |
|                    |                                                                  |                                       | SN75LBC180                            | 1.5 | 2                  | 5    | 1    |
| Δ  V <sub>OD</sub> | Change in magnitude of differential output voltage (3)           | See Figure 1 and I                    | See Figure 1 and Figure 2             |     |                    | ±0.2 | V    |
| V <sub>oc</sub>    | Common-mode output voltage                                       |                                       |                                       | 1   | 2.5                | 3    | V    |
| Δ  V <sub>OC</sub> | Change in magnitude of common-mode output voltage <sup>(3)</sup> | $R_L = 54 \Omega$ ,                   | See Figure 1                          |     |                    | ±0.2 | V    |
| Io                 | Output current with power off                                    | $V_{CC} = 0$ ,                        | $V_0 = -7 \text{ V to } 12 \text{ V}$ |     |                    | ±100 | μΑ   |
| I <sub>OZ</sub>    | High-impedance-state output current                              | $V_0 = -7 \text{ V to } 12 \text{ V}$ |                                       |     |                    | ±100 | μΑ   |
| I <sub>IH</sub>    | High-level input current                                         | V <sub>I</sub> = 2.4 V                |                                       |     |                    | 100  | μΑ   |
| I <sub>IL</sub>    | Low-level input current                                          | V <sub>I</sub> = 0.4 V                |                                       |     |                    | 100  | μΑ   |
| Ios                | Short-circuit output current                                     | -7 V ≤ V <sub>O</sub> ≤ 12 V          |                                       |     |                    | ±250 | mA   |
|                    | Cumply ourrent                                                   | Desciver dischlad                     | Outputs enabled                       |     |                    | 5    | A    |
| Icc                | Supply current                                                   | Receiver disabled                     | Outputs disabled                      |     |                    | 3    | mA   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 5 V and  $T_A$  = 25°C.

## **SWITCHING CHARACTERISTICS**

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

|                  | PARAMETER                           | TEST                 | MIN          | TYP | MAX | UNIT |    |
|------------------|-------------------------------------|----------------------|--------------|-----|-----|------|----|
| $t_{d(OD)}$      | Differential output delay time      | $R_1 = 54 \Omega$    | See Figure 3 | 7   | 12  | 18   | ns |
| $t_{t(OD)}$      | Differential output transition time | $R_L = 54 \Omega$ ,  | See Figure 5 | 5   | 10  | 20   | ns |
| t <sub>PZH</sub> | Output enable time to high level    | $R_L = 110 \Omega$ , | See Figure 4 |     |     | 35   | ns |
| t <sub>PZL</sub> | Output enable time to low level     | $R_L = 110 \Omega$ , | See Figure 5 |     |     | 35   | ns |
| t <sub>PHZ</sub> | Output disable time from high level | $R_L = 110 \Omega$ , | See Figure 4 |     |     | 50   | ns |
| t <sub>PLZ</sub> | Output disable time from low level  | $R_L = 110 \Omega$ , | See Figure 5 |     |     | 35   | ns |

# **SWITCHING CHARACTERISTICS (SN55LBC180)**

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

|                    | PARAMETER                           | TEST               | CONDITIONS                       | MIN TYP | MAX | UNIT |
|--------------------|-------------------------------------|--------------------|----------------------------------|---------|-----|------|
| t <sub>d(OD)</sub> | Differential output delay time      | D 540              | Con Figure 2                     | 15      |     | ns   |
| $t_{t(OD)}$        | Differential output transition time | $R_L = 54 \Omega$  | $R_L = 54 \Omega$ , See Figure 3 |         |     | ns   |
| t <sub>PZH</sub>   | Output enable time to high level    | D 110.0            | Con Figure 4                     | 32      |     |      |
| t <sub>PHZ</sub>   | Output disable time from high level | $R_L = 110 \Omega$ | See Figure 4                     | 55      |     | ns   |
| t <sub>PZL</sub>   | Output enable time to low level     | D 440.0            | Can Figure 5                     | 32      |     |      |
| t <sub>PLZ</sub>   | Output disable time from low level  | $R_L = 110 \Omega$ | See Figure 5                     | 20      |     | ns   |

<sup>(2)</sup> The minimum V<sub>OD</sub> specification may not fully comply with ANSI RS-485 at operating temperatures below 0°C. System designers should take the possibly lower output signal into account in determining the maximum signal-transmission distance.

<sup>(3)</sup>  $\Delta |V_{OD}|$  and  $\Delta |V_{OC}|$  are the changes in the steady-state magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from a high level to a low level.



# **RECEIVER SECTION**

## **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                                                 | TEST CO                                       | NDITIONS                 | MIN  | TYP  | MAX | UNIT |
|------------------|-----------------------------------------------------------|-----------------------------------------------|--------------------------|------|------|-----|------|
| $V_{IT+}$        | Positive-going input threshold voltage                    | $I_O = -8 \text{ mA}$                         |                          |      |      | 0.2 | V    |
| $V_{IT-}$        | Negative-going input threshold voltage                    | I <sub>O</sub> = 8 mA                         |                          | -0.2 |      |     | V    |
| $V_{\text{hys}}$ | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                               |                          |      | 45   |     | mV   |
| $V_{IK}$         | Enable-input clamp voltage                                | I <sub>I</sub> = -18 mA                       |                          | -1.5 |      |     | V    |
| $V_{OH}$         | High-level output voltage                                 | $V_{ID} = 200 \text{ mV},$                    | $I_{OH} = -8 \text{ mA}$ | 3.5  | 4.5  |     | V    |
| $V_{OL}$         | Low-level output voltage                                  | $V_{ID} = -200 \text{ mV},$                   | I <sub>OL</sub> = 8 mA   |      | 0.3  | 0.5 | V    |
| I <sub>OZ</sub>  | High-impedance-state output current                       | $V_O = 0 \text{ V to } V_{CC}$                |                          |      |      | ±20 | μΑ   |
| I <sub>IH</sub>  | High-level enable-input current                           | V <sub>IH</sub> = 2.4 V                       |                          | -50  |      |     | Α    |
| I <sub>IL</sub>  | Low-level enable-input current                            | V <sub>IL</sub> = 0.4 V                       |                          | -100 |      |     | μΑ   |
|                  |                                                           | V <sub>I</sub> = 12 V, V <sub>CC</sub> = 5 V, | Other input at 0 V       |      | 0.7  | 1   |      |
|                  | Due input current                                         | $V_{I} = 12 \text{ V}, V_{CC} = 0 \text{ V},$ | Other input at 0 V       |      | 0.8  | 1   | A    |
| l <sub>l</sub>   | Bus input current                                         | $V_{I} = -7 \text{ V}, V_{CC} = 5 \text{ V},$ | Other input at 0 V       | -0.8 | -0.5 |     | mA   |
|                  |                                                           | $V_{I} = -7 \text{ V}, V_{CC} = 0 \text{ V},$ | Other input at 0 V       | -0.8 | -0.5 |     |      |
|                  | Cupply current                                            | Driver dischled                               | Outputs enabled          |      |      | 5   | ^    |
| I <sub>CC</sub>  | Supply current                                            | Driver disabled                               | Outputs disabled         |      |      | 3   | mA   |

## **SWITCHING CHARACTERISTICS**

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

|                    | PARAMETER                                            | TEST CONDI                                                              | MIN                            | TYP | MAX | UNIT |    |
|--------------------|------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------|-----|-----|------|----|
| t <sub>PHL</sub>   | Propagation delay time, high- to low-level output    |                                                                         |                                | 11  | 22  | 33   | ns |
| t <sub>PLH</sub>   | Propagation delay time, low- to high-level output    | \/ - 15\/+015\/                                                         | V 45 V 15 45 V 0 2 5 5 7 7 9 0 |     | 22  | 33   | ns |
| t <sub>sk(p)</sub> | Pulse skew (  t <sub>PHL</sub> - t <sub>PLH</sub>  ) | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V}, \qquad \text{See Figure 6}$ |                                |     | 3   | 6    | ns |
| t <sub>t</sub>     | Transition time                                      |                                                                         |                                |     | 5   | 8    | ns |
| t <sub>PZH</sub>   | Output enable time to high level                     |                                                                         |                                |     |     | 35   | ns |
| t <sub>PZL</sub>   | Output enable time to low level                      | Can Figure 7                                                            |                                |     |     | 30   | ns |
| t <sub>PHZ</sub>   | Output disable time from high level                  | See Figure 7                                                            |                                |     |     | 35   | ns |
| $t_{PLZ}$          | Output disable time from low level                   |                                                                         |                                |     |     | 30   | ns |

# **SWITCHING CHARACTERISTICS (SN55LBC180)**

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

|                     | PARAMETER                                            | TEST CONDITIONS                                           | MIN TYP MAX | UNIT |
|---------------------|------------------------------------------------------|-----------------------------------------------------------|-------------|------|
| t <sub>PHL</sub>    | Propagation delay time, high- to low-level output    |                                                           | 26          | ns   |
| t <sub>PLH</sub>    | Propagation delay time, low- to high-level output    | V = 15 V to 15 V Soo Figure 6                             | 23          | ns   |
| t <sub>sk(p)</sub>  | Pulse skew (  t <sub>PHL</sub> - t <sub>PLH</sub>  ) | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V},$ See Figure 6 | 3           | ns   |
| t <sub>sk(p)t</sub> | Transition time                                      |                                                           | 4           | ns   |
| t <sub>PZH</sub>    | Output enable time to high level                     |                                                           | 30          | ns   |
| t <sub>PHZ</sub>    | Output disable time from high level                  | San Figure 4                                              | 26          | ns   |
| t <sub>PZL</sub>    | Output enable time to low level                      | See Figure 4                                              | 30          | ns   |
| t <sub>PLZ</sub>    | Output disable time from low level                   |                                                           | 30          | ns   |



## PARAMETER MEASUREMENT INFORMATION



Figure 1. Differential and Common-Mode Output Voltages



Figure 2. Driver V<sub>OD</sub> Test Circuit



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR > 1 MHz, 50% duty cycle,  $t_f \le 6$  ns,  $t_f \le$ 

B.  $C_L$  includes probe and jig capacitance.

Figure 3. Driver Test Circuit and Differential Output Delay and Transition Time Voltage Waveforms



# PARAMETER MEASUREMENT INFORMATION (continued)



Figure 4. Driver Test Circuit and Enable and Disable Time Waveforms



Figure 5. Driver Test Circuit and Enable and Disable Time Voltage Waveforms



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  8 ns,  $t_f \leq$  9 ns,  $t_f$ 

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 6. Receiver Test Circuit and Propagation Delay Time Voltage Waveforms



# PARAMETER MEASUREMENT INFORMATION (continued)



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  8 ns,  $t_f \leq$  9 ns,  $t_f$ 
  - B. C<sub>L</sub> includes probe and jig capacitance.

Figure 7. Receiver Output Enable and Disable Times



# **TYPICAL CHARACTERISTICS**

# **SCHEMATICS OF INPUTS AND OUTPUTS**





DRIVER LOW-LEVEL OUTPUT VOLTAGE

60

Figure 9.

80

100

120



















RECEIVER
LOW-LEVEL OUTPUT VOLTAGE
vs
LOW-LEVEL OUTPUT CURRENT



Figure 15.







**AVERAGE SUPPLY CURRENT** 







# **APPLICATION INFORMATION**



Figure 20. Full Duplex Application Circuit



17-Jul-2009 www.ti.com

# **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| SN55LBC180RSAR   | ACTIVE     | QFN             | RSA                | 16   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| SN55LBC180RSAT   | ACTIVE     | QFN             | RSA                | 16   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| SN65LBC180D      | ACTIVE     | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC180DG4    | ACTIVE     | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC180DR     | ACTIVE     | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC180DRG4   | ACTIVE     | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65LBC180N      | ACTIVE     | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN65LBC180NE4    | ACTIVE     | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN65LBC180RSAR   | ACTIVE     | QFN             | RSA                | 16   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| SN65LBC180RSARG4 | ACTIVE     | QFN             | RSA                | 16   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| SN65LBC180RSAT   | ACTIVE     | QFN             | RSA                | 16   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| SN65LBC180RSATG4 | ACTIVE     | QFN             | RSA                | 16   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| SN75LBC180D      | ACTIVE     | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75LBC180DG4    | ACTIVE     | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75LBC180DR     | ACTIVE     | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75LBC180DRG4   | ACTIVE     | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75LBC180N      | ACTIVE     | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN75LBC180NE4    | ACTIVE     | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN75LBC180RSAR   | ACTIVE     | QFN             | RSA                | 16   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| SN75LBC180RSARG4 | ACTIVE     | QFN             | RSA                | 16   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| SN75LBC180RSAT   | ACTIVE     | QFN             | RSA                | 16   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| SN75LBC180RSATG4 | ACTIVE     | QFN             | RSA                | 16   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |

(1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.



#### PACKAGE OPTION ADDENDUM

www.ti.com 17-Jul-2009

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN55LBC180, SN65LBC180, SN75LBC180:

Automotive: SN65LBC180-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Sep-2009

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN55LBC180RSAR | QFN             | RSA                | 16 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| SN55LBC180RSAT | QFN             | RSA                | 16 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| SN65LBC180DR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN65LBC180RSAR | QFN             | RSA                | 16 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| SN65LBC180RSAT | QFN             | RSA                | 16 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| SN75LBC180DR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN75LBC180RSAR | QFN             | RSA                | 16 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| SN75LBC180RSAT | QFN             | RSA                | 16 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 2-Sep-2009



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN55LBC180RSAR | QFN          | RSA             | 16   | 3000 | 346.0       | 346.0      | 29.0        |
| SN55LBC180RSAT | QFN          | RSA             | 16   | 250  | 190.5       | 212.7      | 31.8        |
| SN65LBC180DR   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN65LBC180RSAR | QFN          | RSA             | 16   | 3000 | 346.0       | 346.0      | 29.0        |
| SN65LBC180RSAT | QFN          | RSA             | 16   | 250  | 190.5       | 212.7      | 31.8        |
| SN75LBC180DR   | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN75LBC180RSAR | QFN          | RSA             | 16   | 3000 | 346.0       | 346.0      | 29.0        |
| SN75LBC180RSAT | QFN          | RSA             | 16   | 250  | 190.5       | 212.7      | 31.8        |

# D (R-PDSO-G14)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.
- E. Reference JEDEC MS-012 variation AB.





- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-leads (QFN) package configuration.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
  - E. Falls within JEDEC MO-220.



## THERMAL PAD MECHANICAL DATA



RSA (S-PVQFN-N16)

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View
Exposed Thermal Pad Dimensions

#### NOTES:

- 1) All linear dimensions are in millimeters
- 2) The Pin 1 Identification mark is an optional feature that may be present on some devices In addition, this Pin 1 feature if present is electrically connected to the center thermal pad and therefore should be considered when routing the board layout.

4206364/H 08/09

# RSA (S-PVQFN-N16)



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- Customers should contact their board fabrication site for solder mask tolerances.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface Military www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Microcontrollers Telephony microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated