# SPC560P44L3, SPC560P44L5 SPC560P50L3, SPC560P50L5 32-bit Power Architecture® based MCU with 576 KB Flash memory and 40 KB SRAM for automotive chassis and safety applications #### **Features** - 64 MHz, single issue, 32-bit CPU core complex (e200z0h) - Compliant with Power Architecture<sup>®</sup> embedded category - Variable Length Encoding (VLE) - Memory organization - Up to 512 KB on-chip code flash memory with ECC and erase/program controller - Additional 64 (4 × 16) KB on-chip data flash memory with ECC for EEPROM emulation - Up to 40 KB on-chip SRAM with ECC - Fail safe protection - Programmable watchdog timer - Non-maskable interrupt - Fault collection unit - Nexus L2+ interface - Interrupts - 16-channel eDMA controller - 16 priority level controller - General purpose I/Os individually programmable as input, output or special function - 2 general purpose eTimer units - 6 timers each with up/down count capabilities - 16-bit resolution, cascadable counters - Quadrature decode with rotation direction flag - Double buffer input capture and output compare - Communications interfaces - 2 LINFlex channels (LIN 2.1) - 4 DSPI channels with automatic chip select generation - 1 FlexCAN interface (2.0B Active) with 32 message objects - 1 safety port based on FlexCAN with 32 message objects and up to 7.5 Mbit/s capability; usable as second CAN when not used as safety port - 1 FlexRay<sup>™</sup> module (V2.1) with selectable dual or single channel support, 32 message objects and up to 10 Mbit/s (512 KB device only) - Two 10-bit analog-to-digital converters (ADC) - 2 × 11 input channels, + 4 shared channels - Conversion time < 1 µs including sampling time at full precision - Programmable ADC Cross Triggering Unit (CTU) - 4 analog watchdogs with interrupt capability - On-chip CAN/UART bootstrap loader with Boot Assist Module (BAM) - 1 FlexPWM unit: 8 complementary or independent outputs with ADC synchronization signals Table 1. Device summary | Package | Order code | | | |----------|------------------------------------|-------------------------------------------------------|--| | 1 ackage | 448 KB Flash | 576 KB Flash | | | LQFP144 | SPC560P44L5CEFA<br>SPC560P44L5CEFB | SPC560P50L5CEFA<br>SPC560P50L5CEFB<br>SPC560P50L5BEAB | | | LQFP100 | SPC560P44L3CEFA<br>SPC560P44L3CEFB | SPC560P50L3CEFA<br>SPC560P50L3CEFB<br>SPC560P50L3BEAB | | April 2011 Doc ID 14723 Rev 7 1/116 # **Contents** | 1 | Intro | duction | | 7 | |----------|-------|---------|-------------------------------------------------|-------| | | 1.1 | Docum | ent overview | 7 | | | 1.2 | Descrip | otion | 7 | | | 1.3 | Device | comparison | 7 | | | 1.4 | Block o | liagram | 9 | | | 1.5 | Feature | e details | 13 | | | | 1.5.1 | High performance e200z0 core processor | 13 | | | | 1.5.2 | Crossbar switch (XBAR) | 13 | | | | 1.5.3 | Enhanced direct memory access (eDMA) | 14 | | | | 1.5.4 | Flash memory | 14 | | | | 1.5.5 | Static random access memory (SRAM) | 15 | | | | 1.5.6 | Interrupt controller (INTC) | 15 | | | | 1.5.7 | System status and configuration module (SSCM) | 16 | | | | 1.5.8 | System clocks and clock generation | 16 | | | | 1.5.9 | Frequency-modulated phase-locked loop (FMPLL) | 17 | | | | 1.5.10 | Main oscillator | 17 | | | | 1.5.11 | Internal RC oscillator | 17 | | | | 1.5.12 | Periodic interrupt timer (PIT) | 17 | | | | 1.5.13 | System timer module (STM) | 18 | | | | 1.5.14 | Software watchdog timer (SWT) | 18 | | | | 1.5.15 | Fault collection unit (FCU) | 18 | | | | 1.5.16 | System integration unit – Lite (SIUL) | 18 | | | | 1.5.17 | Boot and censorship | 19 | | | | 1.5.18 | Error correction status module (ECSM) | 19 | | | | 1.5.19 | Peripheral bridge (PBRIDGE) | 20 | | | | 1.5.20 | Controller area network (FlexCAN) | 20 | | | | 1.5.21 | Safety port (FlexCAN) | 21 | | | | 1.5.22 | FlexRay | 22 | | | | 1.5.23 | Serial communication interface module (LINFlex) | 22 | | | | 1.5.24 | Deserial serial peripheral interface (DSPI) | 23 | | | | 1.5.25 | Pulse width modulator (FlexPWM) | 23 | | | | 1.5.26 | eTimer | 25 | | | | 1.5.27 | Analog-to-digital converter (ADC) module | 25 | | | | 1.5.28 | Cross triggering unit (CTU) | 26 | | <u> </u> | | | Doc ID 14723 Rev 7 | 2/116 | | | | 1.5.29 | Nexus development interface (NDI) | . 26 | |---|-------|----------|------------------------------------------------------------------|------| | | | 1.5.30 | Cyclic redundancy check (CRC) | . 27 | | | | 1.5.31 | IEEE 1149.1 JTAG controller | . 27 | | | | 1.5.32 | On-chip voltage regulator (VREG) | . 28 | | 2 | Pack | age pin | outs and signal descriptions | . 29 | | | 2.1 | Packag | je pinouts | . 29 | | | 2.2 | Pin des | scription | . 31 | | | | 2.2.1 | Power supply and reference voltage pins | . 31 | | | | 2.2.2 | System pins | . 33 | | | | 2.2.3 | Pin muxing | . 34 | | 3 | Elect | rical ch | aracteristics | . 56 | | | 3.1 | Introdu | ction | . 56 | | | 3.2 | Parame | eter classification | . 56 | | | 3.3 | Absolu | te maximum ratings | . 57 | | | 3.4 | Recom | mended operating conditions | . 59 | | | 3.5 | Therma | al characteristics | . 63 | | | | 3.5.1 | Package thermal characteristics | . 63 | | | | 3.5.2 | General notes for specifications at maximum junction temperature | . 64 | | | 3.6 | Electro | magnetic interference (EMI) characteristics | . 66 | | | 3.7 | Electro | static discharge (ESD) characteristics | . 66 | | | 3.8 | Power | management electrical characteristics | . 66 | | | | 3.8.1 | Voltage regulator electrical characteristics | . 66 | | | | 3.8.2 | Voltage monitor electrical characteristics | . 69 | | | 3.9 | Power | up/down sequencing | . 69 | | | 3.10 | DC ele | ctrical characteristics | . 71 | | | | 3.10.1 | NVUSRO register | . 71 | | | | 3.10.2 | DC electrical characteristics (5 V) | . 72 | | | | 3.10.3 | DC electrical characteristics (3.3 V) | . 74 | | | | 3.10.4 | Input DC electrical characteristics definition | . 75 | | | | 3.10.5 | I/O pad current specification | . 76 | | | 3.11 | Main o | scillator electrical characteristics | . 80 | | | 3.12 | FMPLL | electrical characteristics | . 81 | | | 3.13 | 16 MHz | z RC oscillator electrical characteristics | . 82 | | | | | | | **577** | | 0.44 | | | 0.0 | |-------|-----------|-----------|---------------------------------------------------------|-----| | | 3.14 | Analog | g-to-digital converter (ADC) electrical characteristics | | | | | 3.14.1 | Input impedance and ADC accuracy | 83 | | | | 3.14.2 | ADC conversion characteristics | 87 | | | 3.15 | Flash r | memory electrical characteristics | 88 | | | 3.16 | AC spe | ecifications | 90 | | | | 3.16.1 | Pad AC specifications | 90 | | | 3.17 | AC tim | ing characteristics | 91 | | | | 3.17.1 | RESET pin characteristics | 91 | | | | 3.17.2 | IEEE 1149.1 interface timing | 93 | | | | 3.17.3 | Nexus timing | 96 | | | | 3.17.4 | External interrupt timing (IRQ pin) | 98 | | | | 3.17.5 | DSPI timing | 99 | | 4 | Pack | age cha | aracteristics | 105 | | | 4.1 | ECOP | ACK® | 105 | | | 4.2 | Packag | ge mechanical data | 105 | | | | 4.2.1 | LQFP144 mechanical outline drawing | 105 | | | | 4.2.2 | LQFP100 mechanical outline drawing | 107 | | 5 | Orde | ering inf | formation | 109 | | Appei | ndix A | Abbrevia | ations | 111 | | Rovie | ion histo | r\/ | | 112 | # List of tables | Table 1. | Device summary | | |-----------|---------------------------------------------------------------------------------------|-----| | Table 2. | SPC560P44Lx, SPC560P50Lx device comparison | 8 | | Table 3. | SPC560P44Lx, SPC560P50Lx device configuration differences | 9 | | Table 4. | SPC560P44Lx, SPC560P50Lx series block summary | 11 | | Table 5. | Supply pins | 32 | | Table 6. | System pins | | | Table 7. | Pin muxing | 35 | | Table 8. | Parameter classifications | 56 | | Table 9. | Absolute maximum ratings | 57 | | Table 10. | Recommended operating conditions (5.0 V) | 59 | | Table 11. | Recommended operating conditions (3.3 V) | 61 | | Table 12. | Thermal characteristics for 144-pin LQFP | | | Table 13. | Thermal characteristics for 100-pin LQFP | 64 | | Table 14. | EMI testing specifications | 66 | | Table 15. | ESD ratings | 66 | | Table 16. | Voltage regulator electrical characteristics (configuration without resistor on base) | 67 | | Table 17. | Voltage regulator electrical characteristics (configuration with resistor on base) | 68 | | Table 18. | Low voltage monitor electrical characteristics | 69 | | Table 19. | PAD3V5V field description | 71 | | Table 20. | OSCILLATOR_MARGIN field description | 72 | | Table 21. | DC electrical characteristics (5.0 V, NVUSRO[PAD3V5V] = 0) | 72 | | Table 22. | Supply current (5.0 V, NVUSRO[PAD3V5V] = 0) | | | Table 23. | DC electrical characteristics (3.3 V, NVUSRO[PAD3V5V] = 1) | 74 | | Table 24. | Supply current (3.3 V, NVUSRO[PAD3V5V] = 1) | 75 | | Table 25. | I/O supply segment | 76 | | Table 26. | I/O weight | | | Table 27. | Main oscillator output electrical characteristics (5.0 V, NVUSRO[PAD3V5V] = 0) | | | Table 28. | Main oscillator output electrical characteristics (3.3 V, NVUSRO[PAD3V5V] = 1) | 80 | | Table 29. | Input clock characteristics | | | Table 30. | FMPLL electrical characteristics | | | Table 31. | 16 MHz RC oscillator electrical characteristics | | | Table 32. | ADC conversion characteristics | | | Table 33. | Program and erase specifications | | | Table 34. | Flash memory module life | | | Table 35. | Flash memory read access timing | | | Table 36. | Output pin transition times | 90 | | Table 37. | RESET electrical characteristics | | | Table 38. | JTAG pin AC electrical characteristics | | | Table 39. | Nexus debug port timing | | | Table 40. | External interrupt timing | | | Table 41. | DSPI timing | | | Table 42. | LQFP144 mechanical data | | | Table 43. | LQFP100 package mechanical data | | | Table 44. | Order codes | | | Table 45. | Abbreviations | | | Table 46. | Revision history | 112 | **47/** # **List of figures** | Figure 1. | SPC560P44Lx, SPC560P50Lx block diagram | | |------------|--------------------------------------------------------------------------------------------------------|-----| | Figure 2. | 144-pin LQFP pinout – Full featured configuration (top view) | 29 | | Figure 3. | 100-pin LQFP pinout – Airbag configuration (top view) | | | Figure 4. | 100-pin LQFP pinout – Full featured configuration (top view) | 31 | | Figure 5. | Power supplies constraints ( $-0.3 \text{ V} \le \text{V}_{DD \text{ HV } IOx} \le 6.0 \text{ V}$ ) | 58 | | Figure 6. | Independent ADC supply ( $-0.3 \text{ V} \le \text{V}_{DD} \text{ HV } \text{REG} \le 6.0 \text{ V}$ ) | 59 | | Figure 7. | Power supplies constraints (3.0 V $\leq$ V <sub>DD HV IOx</sub> $\leq$ 5.5 V) | 62 | | Figure 8. | Independent ADC supply (3.0 V $\leq$ V <sub>DD_HV_REG</sub> $\leq$ 5.5 V) | 63 | | Figure 9. | Configuration without resistor on base | 67 | | Figure 10. | Configuration with resistor on base | 68 | | Figure 11. | Power-up typical sequence | | | Figure 12. | Power-down typical sequence | 70 | | Figure 13. | Brown-out typical sequence | | | Figure 14. | Input DC electrical characteristics definition | | | Figure 15. | ADC characteristics and error definitions | | | Figure 16. | Input equivalent circuit | | | Figure 17. | Transient behavior during sampling phase | | | Figure 18. | Spectral representation of input signal | | | Figure 19. | Pad output delay | | | Figure 20. | Start-up reset requirements | 91 | | Figure 21. | Noise filtering on reset signal | | | Figure 22. | JTAG test clock input timing | | | Figure 23. | JTAG test access port timing | | | Figure 24. | JTAG boundary scan timing | 96 | | Figure 25. | Nexus output timing | | | Figure 26. | Nexus event trigger and test clock timings | | | Figure 27. | Nexus TDI, TMS, TDO timing | | | Figure 28. | External interrupt timing | | | Figure 29. | DSPI classic SPI timing – Master, CPHA = 0 | | | Figure 30. | DSPI classic SPI timing – Master, CPHA = 1 | | | Figure 31. | DSPI classic SPI timing – Slave, CPHA = 0 | | | Figure 32. | DSPI classic SPI timing – Slave, CPHA = 1 | | | Figure 33. | DSPI modified transfer format timing – Master, CPHA = 0 | | | Figure 34. | DSPI modified transfer format timing – Master, CPHA = 1 | | | Figure 35. | DSPI modified transfer format timing – Slave, CPHA = 0 | | | Figure 36. | DSPI modified transfer format timing – Slave, CPHA = 1 | | | Figure 37. | DSPI PCS strobe (PCSS) timing | | | Figure 38. | LQFP144 package mechanical drawing | | | Figure 39. | LQFP100 package mechanical drawing | | | Figure 40. | Commercial product code structure | 110 | # 1 Introduction # 1.1 Document overview This document provides electrical specifications, pin assignments, and package diagrams for the SPC560P44/50 series of microcontroller units (MCUs). It also describes the device features and highlights important electrical and physical characteristics. For functional characteristics, refer to the device reference manual. # 1.2 Description This 32-bit system-on-chip (SoC) automotive microcontroller family is the latest achievement in integrated automotive application controllers. It belongs to an expanding range of automotive-focused products designed to address chassis applications—specifically, electrical hydraulic power steering (EHPS) and electric power steering (EPS)—as well as airbag applications. This family is one of a series of next-generation integrated automotive microcontrollers based on the Power Architecture technology. The advanced and cost-efficient host processor core of this automotive controller family complies with the Power Architecture embedded category. It operates at speeds of up to 64 MHz and offers high performance processing optimized for low power consumption. It capitalizes on the available development infrastructure of current Power Architecture devices and is supported with software drivers, operating systems and configuration code to assist with users implementations. # 1.3 Device comparison *Table 2* provides a summary of different members of the SPC560P44Lx, SPC560P50Lx family and their features—relative to full-featured version—to enable a comparison among the family members and an understanding of the range of functionality offered within this family. Table 2. SPC560P44Lx, SPC560P50Lx device comparison | | Feature | SPC560P44 | SPC560P50 | | | |------------------------------------------|-------------------------------------|-------------------------------------------------|------------------|--|--| | Code flash memory (with ECC) | | 384 KB | 512 KB | | | | Data flash memory / EE option (with ECC) | | 64 KB | | | | | SRAM (with ECC) | | 36 KB | 40 KB | | | | Processor core | | 32-bit e | 200z0h | | | | Instruction set | | VLE (variable le | ngth encoding) | | | | CPU performance | | 0–64 | MHz | | | | FMPLL (frequency- | modulated phase-locked loop) module | 2 | | | | | INTC (interrupt cont | roller) channels | 14 | 7 | | | | PIT (periodic interru | pt timer) | 1 (includes four | r 32-bit timers) | | | | eDMA (enhanced d | rect memory access) channels | 10 | 6 | | | | FlexRay | | Yes | .(1) | | | | FlexCAN (controller | area network) | 2 <sup>(2)</sup> | 0(3) | | | | Safety port | | Yes (via second FlexCAN module) | | | | | FCU (fault collection | n unit) | Yes | | | | | CTU (cross triggering | ng unit) | Ye | Yes | | | | eTimer | | 2 (16-bit, 6 channels) | | | | | FlexPWM (pulse-wie | dth modulation) channels | 8 (capturing on X-channels) | | | | | ADC (analog-to-digi | tal converter) | 2 (10-bit, 15-channel <sup>(4)</sup> ) | | | | | LINFlex | | 2 | | | | | DSPI (deserial seria | al peripheral interface) | 4 | | | | | CRC (cyclic redund | ancy check) unit | Yes | | | | | JTAG controller | | Yes | | | | | Nexus port controlle | er (NPC) | Yes (Le | vel 2+) | | | | | Digital power supply <sup>(5)</sup> | 3.3 V or 5 V single supply with external transi | | | | | Supply | Analog power supply | 3.3 V or 5 V | | | | | Сарріу | Internal RC oscillator | 16 N | /lHz | | | | | External crystal oscillator | 4–40 | MHz | | | | Packages | | LQFP100, LQFP144 | | | | | Temperature | Standard ambient temperature | -40 to | 125 °C | | | - 1. 32 message buffers, selectable single or dual channel support - 2. Each FlexCAN module has 32 message buffers. - 3. One FlexCAN module can act as a Safety Port with a bit rate as high as 7.5 Mbit/s. - 4. Four channels shared between the two ADCs - 5. The different supply voltages vary according to the part number ordered. SPC560P44Lx, SPC560P50Lx is available in two configurations having different features: full-featured and airbag. *Table 3* shows the main differences between the two versions. Table 3. SPC560P44Lx, SPC560P50Lx device configuration differences | Feature | Full-featured | Airbag | |------------------------------------------------------|--------------------------------|----------------| | CTU (cross triggering unit) | Yes | No | | FlexPWM | Yes | No | | FlexRay | Yes | No | | FMPLL (frequency-modulated phase-locked loop) module | 2 (one FMPLL, one for FlexRay) | 1 (only FMPLL) | # 1.4 Block diagram Figure 1 shows a top-level block diagram of the SPC560P44Lx, SPC560P50Lx MCU. Figure 1. SPC560P44Lx, SPC560P50Lx block diagram Table 4. SPC560P44Lx, SPC560P50Lx series block summary | Block | Function | |---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Analog-to-digital converter (ADC) | Multi-channel, 10-bit analog-to-digital converter | | Boot assist module (BAM) | Block of read-only memory containing VLE code which is executed according to the boot mode of the device | | Clock generation module (MC_CGM) | Provides logic and control required for the generation of system and peripheral clocks | | Controller area network (FlexCAN) | Supports the standard CAN communications protocol | | Cross triggering unit (CTU) | Enables synchronization of ADC conversions with a timer event from the eMIOS or from the PIT | | Crossbar switch (XBAR) | Supports simultaneous connections between two master ports and three slave ports; supports a 32-bit address bus width and a 32-bit data bus width | | Cyclic redundancy check (CRC) | CRC checksum generator | | Deserial serial peripheral interface (DSPI) | Provides a synchronous serial interface for communication with external devices | | Enhanced direct memory access (eDMA) | Performs complex data transfers with minimal intervention from a host processor via "n" programmable channels | | Enhanced timer (eTimer) | Provides enhanced programmable up/down modulo counting | | Error correction status module (ECSM) | Provides a myriad of miscellaneous control functions for the device including program-visible information about configuration and revision levels, a reset status register, wakeup control for exiting sleep modes, and optional features such as information on memory errors reported by error-correcting codes | | External oscillator (XOSC) | Provides an output clock used as input reference for FMPLL_0 or as reference clock for specific modules depending on system needs | | Fault collection unit (FCU) | Provides functional safety to the device | | Flash memory | Provides non-volatile storage for program code, constants and variables | | Frequency-modulated phase-<br>locked loop (FMPLL) | Generates high-speed system clocks and supports programmable frequency modulation | | Interrupt controller (INTC) | Provides priority-based preemptive scheduling of interrupt requests | | JTAG controller | Provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode | | LINFlex controller | Manages a high number of LIN (Local Interconnect Network protocol) messages efficiently with minimum load on CPU | | Mode entry module (MC_ME) | Provides a mechanism for controlling the device operational mode and mode transition sequences in all functional states; also manages the power control unit, reset generation module and clock generation module, and holds the configuration, control and status registers accessible for applications | | Periodic interrupt timer (PIT) | Produces periodic interrupts and triggers | | Peripheral bridge (PBRIDGE) | Interface between the system bus and on-chip peripherals | | Power control unit (MC_PCU) | Reduces the overall power consumption by disconnecting parts of the device from the power supply via a power switching device; device components are grouped into sections called "power domains" which are controlled by the PCU | Table 4. SPC560P44Lx, SPC560P50Lx series block summary (continued) | Block | Function | |-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pulse width modulator (FlexPWM) | Contains four PWM submodules, each of which is capable of controlling a single half-bridge power stage and two fault input channels | | Reset generation module (MC_RGM) | Centralizes reset sources and manages the device reset sequence of the device | | Static random-access memory (SRAM) | Provides storage for program code, constants, and variables | | System integration unit lite (SIUL) | Provides control over all the electrical pad controls and up 32 ports with 16 bits of bidirectional, general-purpose input and output signals and supports up to 32 external interrupts with trigger event configuration | | System status and configuration module (SSCM) | Provides system configuration and status data (such as memory size and status, device mode and security status), device identification data, debug status port enable and selection, and bus and peripheral abort enable/disable | | System timer module (STM) | Provides a set of output compare events to support AUTOSAR <sup>(1)</sup> and operating system tasks | | System watchdog timer (SWT) | Provides protection from runaway code | | Wakeup unit (WKPU) | Supports up to 18 external sources that can generate interrupts or wakeup events, 1 of which can cause non-maskable interrupt requests or wakeup events | <sup>1.</sup> AUTOSAR: AUTomotive Open System ARchitecture (see www.autosar.org) #### 1.5 Feature details # 1.5.1 High performance e200z0 core processor The e200z0 Power Architecture core provides the following features: - High performance e200z0 core processor for managing peripherals and interrupts - Single issue 4-stage pipeline in-order execution 32-bit Power Architecture CPU - Harvard architecture - Variable length encoding (VLE), allowing mixed 16-bit and 32-bit instructions - Results in smaller code size footprint - Minimizes impact on performance - Branch processing acceleration using lookahead instruction buffer - Load/store unit - 1 cycle load latency - Misaligned access support - No load-to-use pipeline bubbles - Thirty-two 32-bit general purpose registers (GPRs) - Separate instruction bus and load/store bus Harvard architecture - Hardware vectored interrupt support - Reservation instructions for implementing read-modify-write constructs - Long cycle time instructions, except for guarded loads, do not increase interrupt latency - Extensive system development support through Nexus debug port - Non-maskable interrupt support # 1.5.2 Crossbar switch (XBAR) The XBAR multi-port crossbar switch supports simultaneous connections between four master ports and three slave ports. The crossbar supports a 32-bit address bus width and a 32-bit data bus width. The crossbar allows for two concurrent transactions to occur from any master port to any slave port; but one of those transfers must be an instruction fetch from internal flash memory. If a slave port is simultaneously requested by more than one master port, arbitration logic will select the higher priority master and grant it ownership of the slave port. All other masters requesting that slave port will be stalled until the higher priority master completes its transactions. Requesting masters will be treated with equal priority and will be granted access to a slave port in round-robin fashion, based upon the ID of the last master to be granted access. The crossbar provides the following features: - 4 master ports: - e200z0 core complex Instruction port - e200z0 core complex Load/Store Data port - eDMA - FlexRay - 3 slave ports: - Flash memory (code flash and data flash) - SRAM - Peripheral bridge - 32-bit internal address, 32-bit internal data paths - Fixed Priority Arbitration based on Port Master - Temporary dynamic priority elevation of masters ## 1.5.3 Enhanced direct memory access (eDMA) The enhanced direct memory access (eDMA) controller is a second-generation module capable of performing complex data movements via 16 programmable channels, with minimal intervention from the host processor. The hardware micro architecture includes a DMA engine which performs source and destination address calculations, and the actual data movement operations, along with an SRAM-based memory containing the transfer control descriptors (TCD) for the channels. This implementation is utilized to minimize the overall block size. The eDMA module provides the following features: - 16 channels support independent 8, 16 or 32-bit single value or block transfers - Supports variable sized queues and circular queues - Source and destination address registers are independently configured to either postincrement or to remain constant - Each transfer is initiated by a peripheral, CPU, or eDMA channel request - Each eDMA channel can optionally send an interrupt request to the CPU on completion of a single value or block transfer - DMA transfers possible between system memories, DSPIs, ADC, FlexPWM, eTimer and CTU - Programmable DMA channel multiplexer for assignment of any DMA source to any available DMA channel with as many as 30 request sources - eDMA abort operation through software # 1.5.4 Flash memory The SPC560P44Lx, SPC560P50Lx provides as much as 576 KB of programmable, non-volatile, flash memory. The non-volatile memory (NVM) can be used for instruction and/or data storage. The flash memory module interfaces the system bus to a dedicated flash memory array controller. It supports a 32-bit data bus width at the system bus port, and a 128-bit read data interface to flash memory. The module contains four 128-bit wide prefetch buffers. Prefetch buffer hits allow no-wait responses. Normal flash memory array accesses are registered and are forwarded to the system bus on the following cycle, incurring two wait-states. The flash memory module provides the following features: - As much as 576 KB flash memory - 8 blocks (32 KB + 2×16 KB + 32 KB + 32 KB + 3×128 KB) code flash - 4 blocks (16 KB + 16 KB + 16 KB + 16 KB) data flash - Full Read While Write (RWW) capability between code and data flash - Four 128-bit wide prefetch buffers to provide single cycle in-line accesses (prefetch buffers can be configured to prefetch code or data or both) - Typical flash memory access time: 0 wait states for buffer hits, 2 wait states for page buffer miss at 64 MHz - Hardware managed flash memory writes handled by 32-bit RISC Krypton engine - Hardware and software configurable read and write access protections on a per-master basis - Configurable access timing allowing use in a wide range of system frequencies - Multiple-mapping support and mapping-based block access timing (up to 31 additional cycles) allowing use for emulation of other memory types. - Software programmable block program/erase restriction control - Erase of selected block(s) - Read page sizes - Code flash memory: 128 bits (4 words) - Data flash memory: 32 bits (1 word) - ECC with single-bit correction, double-bit detection for data integrity - Code flash memory: 64-bit ECC - Data flash memory: 32-bit ECC - Embedded hardware program and erase algorithm - Erase suspend, program suspend and erase-suspended program - Censorship protection scheme to prevent flash memory content visibility - Hardware support for EEPROM emulation # 1.5.5 Static random access memory (SRAM) The SPC560P44Lx, SPC560P50Lx SRAM module provides up to 40 KB of general-purpose memory. The SRAM module provides the following features: - Supports read/write accesses mapped to the SRAM from any master - Up to 40 KB general purpose SRAM - Supports byte (8-bit), half word (16-bit), and word (32-bit) writes for optimal use of memory - Typical SRAM access time: 0 wait-state for reads and 32-bit writes; 1 wait state for 8and 16-bit writes if back to back with a read to same memory block #### 1.5.6 Interrupt controller (INTC) The interrupt controller (INTC) provides priority-based preemptive scheduling of interrupt requests, suitable for statically scheduled hard real-time systems. The INTC handles 147 selectable-priority interrupt sources. For high priority interrupt requests, the time from the assertion of the interrupt request from the peripheral to when the processor is executing the interrupt service routine (ISR) has been minimized. The INTC provides a unique vector for each interrupt request source for quick determination of which ISR has to be executed. It also provides a wide number of priorities so that lower priority ISRs do not delay the execution of higher priority ISRs. To allow the appropriate priorities for each source of interrupt request, the priority of each interrupt request is software configurable. When multiple tasks share a resource, coherent accesses to that resource need to be supported. The INTC supports the priority ceiling protocol (PCP) for coherent accesses. By providing a modifiable priority mask, the priority can be raised temporarily so that all tasks which share the same resource can not preempt each other. The INTC provides the following features: - Unique 9-bit vector for each separate interrupt source - 8 software triggerable interrupt sources - 16 priority levels with fixed hardware arbitration within priority levels for each interrupt source - Ability to modify the ISR or task priority: modifying the priority can be used to implement the Priority Ceiling Protocol for accessing shared resources. - 2 external high priority interrupts directly accessing the main core and I/O processor (IOP) critical interrupt mechanism # 1.5.7 System status and configuration module (SSCM) The system status and configuration module (SSCM) provides central device functionality. The SSCM includes these features: - System configuration and status - Memory sizes/status - Device mode and security status - Determine boot vector - Search code flash for bootable sector - DMA status - Debug status port enable and selection - Bus and peripheral abort enable/disable #### 1.5.8 System clocks and clock generation The following list summarizes the system clock and clock generation on the SPC560P44Lx, SPC560P50Lx: - Lock detect circuitry continuously monitors lock status - Loss of clock (LOC) detection for PLL outputs - Programmable output clock divider (÷1, ÷2, ÷4, ÷8) - FlexPWM module and eTimer module can run on an independent clock source - On-chip oscillator with automatic level control - Internal 16 MHz RC oscillator for rapid start-up and safe mode: supports frequency trimming by user application # 1.5.9 Frequency-modulated phase-locked loop (FMPLL) The FMPLL allows the user to generate high speed system clocks from a 4–40 MHz input clock. Further, the FMPLL supports programmable frequency modulation of the system clock. The PLL multiplication factor, output clock divider ratio are all software configurable. The PLL has the following major features: - Input clock frequency: 4–40 MHz - Maximum output frequency: 64 MHz - Voltage controlled oscillator (VCO)—frequency 256–512 MHz - Reduced frequency divider (RFD) for reduced frequency operation without forcing the PLL to relock - Frequency-modulated PLL - Modulation enabled/disabled through software - Triangle wave modulation - Programmable modulation depth (±0.25% to ±4% deviation from center frequency): programmable modulation frequency dependent on reference frequency - Self-clocked mode (SCM) operation # 1.5.10 Main oscillator The main oscillator provides these features: - Input frequency range: 4-40 MHz - Crystal input mode or oscillator input mode - PLL reference #### 1.5.11 Internal RC oscillator This device has an RC ladder phase-shift oscillator. The architecture uses constant current charging of a capacitor. The voltage at the capacitor is compared by the stable bandgap reference voltage. The RC oscillator provides these features: - Nominal frequency 16 MHz - ±5% variation over voltage and temperature after process trim - Clock output of the RC oscillator serves as system clock source in case loss of lock or loss of clock is detected by the PLL - RC oscillator is used as the default system clock during startup #### 1.5.12 Periodic interrupt timer (PIT) The PIT module implements these features: - 4 general purpose interrupt timers - 32-bit counter resolution - Clocked by system clock frequency - Each channel can be used as trigger for a DMA request **577** # 1.5.13 System timer module (STM) The STM module implements these features: - One 32-bit up counter with 8-bit prescaler - Four 32-bit compare channels - Independent interrupt source for each channel - Counter can be stopped in debug mode ## 1.5.14 Software watchdog timer (SWT) The SWT has the following features: - 32-bit time-out register to set the time-out period - Programmable selection of system or oscillator clock for timer operation - Programmable selection of window mode or regular servicing - Programmable selection of reset or interrupt on an initial time-out - Master access protection - Hard and soft configuration lock bits - Reset configuration inputs allow timer to be enabled out of reset # 1.5.15 Fault collection unit (FCU) The FCU provides an independent fault reporting mechanism even if the CPU is malfunctioning. The FCU module has the following features: - FCU status register reporting the device status - Continuous monitoring of critical fault signals - User selection of critical signals from different fault sources inside the device - Critical fault events trigger 2 external pins (user selected signal protocol) that can be used externally to reset the device and/or other circuitry (for example, safety relay or FlexRay transceiver) - Faults are latched into a register # 1.5.16 System integration unit – Lite (SIUL) The SPC560P44Lx, SPC560P50Lx SIUL controls MCU pad configuration, external interrupt, general purpose I/O (GPIO), and internal peripheral multiplexing. The pad configuration block controls the static electrical characteristics of I/O pins. The GPIO block provides uniform and discrete input/output control of the I/O pins of the MCU. The SIU provides the following features: - Centralized general purpose input output (GPIO) control of as many as 80 input/output pins and 26 analog input-only pads (package dependent) - All GPIO pins can be independently configured to support pull-up, pull down, or no pull - Reading and writing to GPIO supported both as individual pins and 16-bit wide ports - All peripheral pins (except ADC channels) can be alternatively configured as both general purpose input or output pins - ADC channels support alternative configuration as general purpose inputs - Direct readback of the pin value is supported on all pins through the SIUL - Configurable digital input filter that can be applied to some general purpose input pins for noise elimination: as many as 4 internal functions can be multiplexed onto 1 pin ## 1.5.17 Boot and censorship Different booting modes are available in the SPC560P44Lx, SPC560P50Lx: booting from internal flash memory and booting via a serial link. The default booting scheme uses the internal flash memory (an internal pull-down is used to select this mode). Optionally, the user can boot via FlexCAN or LINFlex (using the boot assist module software). A censorship scheme is provided to protect the content of the flash memory and offer increased security for the entire device. A password mechanism is designed to grant the legitimate user access to the non-volatile memory. ### **Boot assist module (BAM)** The BAM is a block of read-only one-time programmed memory and is identical for all SPC560Pxx devices that are based on the e200z0h core. The BAM program is executed every time the device is powered on if the alternate boot mode has been selected by the user. The BAM provides the following features: - Serial bootloading via FlexCAN or LINFlex - Ability to accept a password via the used serial communication channel to grant the legitimate user access to the non-volatile memory #### 1.5.18 Error correction status module (ECSM) The ECSM provides a myriad of miscellaneous control functions regarding program-visible information about the platform configuration and revision levels, a reset status register, a software watchdog timer, wakeup control for exiting sleep modes, and information on platform memory errors reported by error-correcting codes and/or generic access error information for certain processor cores. The Error Correction Status Module supports a number of miscellaneous control functions for the platform. The ECSM includes these features: - Registers for capturing information on platform memory errors if error-correcting codes (ECC) are implemented - For test purposes, optional registers to specify the generation of double-bit memory errors are enabled on the SPC560P44Lx, SPC560P50Lx. The sources of the ECC errors are: - Flash memory - SRAM # 1.5.19 Peripheral bridge (PBRIDGE) The PBRIDGE implements the following features: - Duplicated periphery - Master access privilege level per peripheral (per master: read access enable; write access enable) - Write buffering for peripherals - Checker applied on PBRIDGE output toward periphery - Byte endianess swap capability ## 1.5.20 Controller area network (FlexCAN) The SPC560P44Lx, SPC560P50Lx MCU contains one controller area network (FlexCAN) module. This module is a communication controller implementing the CAN protocol according to Bosch Specification version 2.0B. The CAN protocol was designed to be used primarily as a vehicle serial data bus, meeting the specific requirements of this field: real-time processing, reliable operation in the EMI environment of a vehicle, cost-effectiveness and required bandwidth. The FlexCAN module contains 32 message buffers. The FlexCAN module provides the following features: - Full implementation of the CAN protocol specification, version 2.0B - Standard data and remote frames - Extended data and remote frames - Up to 8-bytes data length - Programmable bit rate up to 1 Mbit/s - 32 message buffers of up to 8-bytes data length - Each message buffer configurable as Rx or Tx, all supporting standard and extended messages - Programmable loop-back mode supporting self-test operation - 3 programmable mask registers - Programmable transmit-first scheme: lowest ID or lowest buffer number - Time stamp based on 16-bit free-running timer - Global network time, synchronized by a specific message - Maskable interrupts - Independent of the transmission medium (an external transceiver is assumed) - High immunity to EMI - Short latency time due to an arbitration scheme for high-priority messages - Transmit features - Supports configuration of multiple mailboxes to form message queues of scalable depth - Arbitration scheme according to message ID or message buffer number - Internal arbitration to guarantee no inner or outer priority inversion - Transmit abort procedure and notification - Receive features - Individual programmable filters for each mailbox - 8 mailboxes configurable as a six-entry receive FIFO - 8 programmable acceptance filters for receive FIFO - Programmable clock source - System clock - Direct oscillator clock to avoid PLL jitter # 1.5.21 Safety port (FlexCAN) The SPC560P44Lx, SPC560P50Lx MCU has a second CAN controller synthesized to run at high bit rates to be used as a safety port. The CAN module of the safety port provides the following features: - Identical to the FlexCAN module - Bit rate as fast as 7.5 Mbit/s at 60 MHz CPU clock using direct connection between CAN modules (no physical transceiver required) - 32 message buffers of up to 8 bytes data length - Can be used as a second independent CAN module 577 # 1.5.22 FlexRay The FlexRay module provides the following features: - Full implementation of FlexRay Protocol Specification 2.1 - 32 configurable message buffers can be handled - Dual channel or single channel mode of operation, each as fast as 10 Mbit/s data rate - Message buffers configurable as Tx, Rx or RxFIFO - Message buffer size configurable - Message filtering for all message buffers based on FrameID, cycle count and message - Programmable acceptance filters for RxFIFO message buffers ## 1.5.23 Serial communication interface module (LINFlex) The LINFlex (local interconnect network flexible) on the SPC560P44Lx, SPC560P50Lx features the following: - Supports LIN Master mode, LIN Slave mode and UART mode - LIN state machine compliant to LIN1.3, 2.0, and 2.1 specifications - Handles LIN frame transmission and reception without CPU intervention - LIN features - Autonomous LIN frame handling - Message buffer to store Identifier and as much as 8 data bytes - Supports message length as long as 64 bytes - Detection and flagging of LIN errors (sync field, delimiter, ID parity, bit framing, checksum, and time-out) - Classic or extended checksum calculation - Configurable Break duration as long as 36-bit times - Programmable baud rate prescalers (13-bit mantissa, 4-bit fractional) - Diagnostic features: Loop back; Self Test; LIN bus stuck dominant detection - Interrupt-driven operation with 16 interrupt sources - LIN slave mode features - Autonomous LIN header handling - Autonomous LIN response handling - UART mode - Full-duplex operation - Standard non return-to-zero (NRZ) mark/space format - Data buffers with 4-byte receive, 4-byte transmit - Configurable word length (8-bit or 9-bit words) - Error detection and flagging - Parity, Noise and Framing errors - Interrupt-driven operation with four interrupt sources - Separate transmitter and receiver CPU interrupt sources - 16-bit programmable baud-rate modulus counter and 16-bit fractional - 2 receiver wake-up methods # 1.5.24 Deserial serial peripheral interface (DSPI) The deserial serial peripheral interface (DSPI) module provides a synchronous serial interface for communication between the SPC560P44Lx, SPC560P50Lx MCU and external devices. The DSPI modules provide these features: - Full duplex, synchronous transfers - Master or slave operation - Programmable master bit rates - Programmable clock polarity and phase - End-of-transmission interrupt flag - Programmable transfer baud rate - Programmable data frames from 4 to 16 bits - Up to 20 chip select lines available - 8 on DSPI\_0 - 4 each on DSPI\_1, DSPI\_2 and DSPI\_3 - 8 clock and transfer attributes registers - Chip select strobe available as alternate function on one of the chip select pins for deglitching - FIFOs for buffering as many as 5 transfers on the transmit and receive side - Queueing operation possible through use of the eDMA - General purpose I/O functionality on pins when not used for SPI #### 1.5.25 Pulse width modulator (FlexPWM) The pulse width modulator module (PWM) contains four PWM submodules, each capable of controlling a single half-bridge power stage. There are also four fault channels. This PWM is capable of controlling most motor types: AC induction motors (ACIM), permanent magnet AC motors (PMAC), both brushless (BLDC) and brush DC motors (BDC), switched (SRM) and variable reluctance motors (VRM), and stepper motors. The FlexPWM block implements the following features: - 16-bit resolution for center, edge-aligned, and asymmetrical PWMs - Maximum operating clock frequency of 120 MHz - PWM outputs can operate as complementary pairs or independent channels - Can accept signed numbers for PWM generation - Independent control of both edges of each PWM output - Synchronization to external hardware or other PWM supported - Double buffered PWM registers - Integral reload rates from 1 to 16 - Half cycle reload capability - Multiple ADC trigger events can be generated per PWM cycle via hardware - Write protection for critical registers - Fault inputs can be assigned to control multiple PWM outputs - Programmable filters for fault inputs - Independently programmable PWM output polarity - Independent top and bottom deadtime insertion - Each complementary pair can operate with its own PWM frequency and deadtime values - Individual software-control for each PWM output - All outputs can be programmed to change simultaneously via a "Force Out" event - PWMX pin can optionally output a third PWM signal from each submodule - Channels not used for PWM generation can be used for buffered output compare functions - Channels not used for PWM generation can be used for input capture functions - Enhanced dual-edge capture functionality - eDMA support with automatic reload - 2 fault inputs - Capture capability for PWMA, PWMB, and PWMX channels not supported #### 1.5.26 eTimer The SPC560P44Lx, SPC560P50Lx includes two eTimer modules. Each module provides six 16-bit general purpose up/down timer/counter units with the following features: - Maximum operating clock frequency of 120 MHz - Individual channel capability - Input capture trigger - Output compare - Double buffer (to capture rising edge and falling edge) - Separate prescaler for each counter - Selectable clock source - 0-100% pulse measurement - Rotation direction flag (Quad decoder mode) - Maximum count rate - External event counting: max. count rate = peripheral clock/2 - Internal clock counting: max. count rate = peripheral clock - Counters are: - Cascadable - Preloadable - Programmable count modulo - Quadrature decode capabilities - Counters can share available input pins - Count once or repeatedly - Pins available as GPIO when timer functionality not in use ## 1.5.27 Analog-to-digital converter (ADC) module The ADC module provides the following features: #### Analog part: - 2 on-chip AD converters - 10-bit AD resolution - 1 sample and hold unit per ADC - Conversion time, including sampling time, less than 1 μs (at full precision) - Typical sampling time is 150 ns min. (at full precision) - Differential non-linearity error (DNL) ±1 LSB - Integral non-linearity error (INL) ±1.5 LSB - TUE <3 LSB</li> - Single-ended input signal up to 5.0 V - The ADC and its reference can be supplied with a voltage independent from V<sub>DDIO</sub> - The ADC supply can be equal or higher than V<sub>DDIO</sub> - The ADC supply and the ADC reference are not independent from each other (they are internally bonded to the same pad) - Sample times of 2 (default), 8, 64, or 128 ADC clock cycles #### Digital part: - 2 x 13 input channels including 4 channels shared between the 2 converters - 4 analog watchdogs comparing ADC results against predefined levels (low, high, range) before results are stored in the appropriate ADC result location, - 2 modes of operation: Normal mode or CTU control mode - Normal mode features - Register-based interface with the CPU: control register, status register, 1 result register per channel - ADC state machine managing 3 request flows: regular command, hardware injected command, software injected command - Selectable priority between software and hardware injected commands - 4 analog watchdogs comparing ADC results against predefined levels (low, high, range) - DMA compatible interface - CTU control mode features - Triggered mode only - 4 independent result queues (2 × 16 entries, 2 × 4 entries) - Result alignment circuitry (left justified; right justified) - 32-bit read mode allows to have channel ID on one of the 16-bit part - DMA compatible interfaces ## 1.5.28 Cross triggering unit (CTU) The cross triggering unit allows automatic generation of ADC conversion requests on user selected conditions without CPU load during the PWM period and with minimized CPU load for dynamic configuration. It implements the following features: - Double buffered trigger generation unit with as many as eight independent triggers generated from external triggers - Trigger generation unit configurable in sequential mode or in triggered mode - Each Trigger can be appropriately delayed to compensate the delay of external low pass filter - Double buffered global trigger unit allowing eTimer synchronization and/or ADC command generation - Double buffered ADC command list pointers to minimize ADC-trigger unit update - Double buffered ADC conversion command list with as many as 24 ADC commands - Each trigger has the capability to generate consecutive commands - ADC conversion command allows to control ADC channel from each ADC, single or synchronous sampling, independent result queue selection # 1.5.29 Nexus development interface (NDI) The NDI (Nexus Development Interface) block provides real-time development support capabilities for the SPC560P44Lx, SPC560P50Lx Power Architecture based MCU in compliance with the IEEE-ISTO 5001-2003 standard. This development support is supplied for MCUs without requiring external address and data pins for internal visibility. The NDI block is an integration of several individual Nexus blocks that are selected to provide the development support interface for this device. The NDI block interfaces to the host processor and internal busses to provide development support as per the IEEE-ISTO 5001-2003 Class 2+ standard. The development support provided includes access to the MCU's internal memory map and access to the processor's internal registers during run time. The Nexus Interface provides the following features: - Configured via the IEEE 1149.1 - All Nexus port pins operate at V<sub>DDIO</sub> (no dedicated power supply) - Nexus 2+ features supported - Static debug - Watchpoint messaging - Ownership trace messaging - Program trace messaging - Real time read/write of any internally memory mapped resources through JTAG pins - Overrun control, which selects whether to stall before Nexus overruns or keep executing and allow overwrite of information - Watchpoint triggering, watchpoint triggers program tracing - Auxiliary Output Port - 4 MDO (Message Data Out) pins - MCKO (Message Clock Out) pin - 2 MSEO (Message Start/End Out) pins - EVTO (Event Out) pin - Auxiliary Input Port - EVTI (Event In) pin ## 1.5.30 Cyclic redundancy check (CRC) The CRC computing unit is dedicated to the computation of CRC off-loading the CPU. The CRC module features: - Support for CRC-16-CCITT (x25 protocol): - $-x^{16}+x^{12}+x^5+1$ - Support for CRC-32 (Ethernet protocol): $$-x^{32}+x^{26}+x^{23}+x^{22}+x^{16}+x^{12}+x^{11}+x^{10}+x^8+x^7+x^5+x^4+x^2+x+1$$ Zero wait states for each write/read operations to the CRC\_CFG and CRC\_INP registers at the maximum frequency #### 1.5.31 IEEE 1149.1 JTAG controller The JTAG controller (JTAGC) block provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode. All data input to and output from the JTAGC block is communicated in serial format. The JTAGC block is compliant with the IEEE standard. Downloaded from **Datasheet.su** The JTAG controller provides the following features: - IEEE Test Access Port (TAP) interface with 4 pins (TDI, TMS, TCK, TDO) - Selectable modes of operation include JTAGC/debug or normal system operation. - A 5-bit instruction register that supports the following IEEE 1149.1-2001 defined instructions: - BYPASS, IDCODE, EXTEST, SAMPLE, SAMPLE/PRELOAD - A 5-bit instruction register that supports the additional following public instructions: - ACCESS\_AUX\_TAP\_NPC, ACCESS\_AUX\_TAP\_ONCE - 3 test data registers: a bypass register, a boundary scan register, and a device identification register. - A TAP controller state machine that controls the operation of the data registers, instruction register and associated circuitry. # 1.5.32 On-chip voltage regulator (VREG) The on-chip voltage regulator module provides the following features: - Uses external NPN (negative-positive-negative) transistor - Regulates external 3.3 V /5.0 V down to 1.2 V for the core logic - Low voltage detection on the internal 1.2 V and I/O voltage 3.3 V # 2 Package pinouts and signal descriptions # 2.1 Package pinouts The LQFP pinouts are shown in the following figures. Figure 3. 100-pin LQFP pinout - Airbag configuration (top view) HV\_103 75 J A(4) 74 J VPP\_TEST 73 D D(14) 72 D C(14) 70 D D(12) 70 D D(12) 70 D D(12) 68 D VSS\_HV\_FL 67 D D(13) 66 D VSS\_LV\_COR1 65 D VSD\_LV\_COR1 65 D VSD\_LV\_COR1 64 J A(3) 63 D VSS\_HV\_IO2 64 D VSS\_HV\_IO2 61 D TDO 60 D TCK 59 D TMS 58 D TDI 57 J A(2) 56 D C(12) 55 D C(11) 57 D A(2) 58 D TDI 58 D TDI 59 D TMS 59 D TMS 59 D TMS 59 D TDI 57 D A(2) 58 D TDI 57 D A(2) 58 D TDI 58 D TDI 59 D TMS VSS\_LV\_COR0 = 11 VDD\_LV\_COR0 = 11 VDD\_LV\_COR0 = 12 VDD\_HV\_OI = 13 VSS\_HV\_IO1 = 14 VSS\_HV\_IO1 = 14 VSS\_HV\_OS = 16 1 LQFP100 VDD\_IV\_REGORN \_ Note: Availability of port pin alternate functions depends on product selection. ## Figure 4. 100-pin LQFP pinout - Full featured configuration (top view) # 2.2 Pin description The following sections provide signal descriptions and related information about the functionality and configuration of the SPC560P44Lx, SPC560P50Lx devices. # 2.2.1 Power supply and reference voltage pins *Table 5* lists the power supply and reference voltage for the SPC560P44Lx, SPC560P50Lx devices. Table 5. Supply pins | | Supply | | Pin | | | |------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|--|--| | Symbol | Description | 100-pin | 144-pin | | | | VREG control and power supply pins. Pins available on 100-pin and 144-pin package. | | | | | | | BCTRL | Voltage regulator external NPN ballast base control pin | 47 | 69 | | | | V <sub>DD_HV_REG</sub> (3.3 V<br>or 5.0 V) | Voltage regulator supply voltage | 50 | 72 | | | | V <sub>DD_LV_REGCOR</sub> | 1.2 V decoupling pins for core logic and regulator feedback. Decoupling capacitor must be connected between this pins and V <sub>SS_LV_REGCOR</sub> . | 48 | 70 | | | | V <sub>SS_LV_REGCOR</sub> | 1.2 V decoupling pins for core logic and regulator feedback. Decoupling capacitor must be connected between this pins and V <sub>DD_LV_REGCOR</sub> . | 49 | 71 | | | | ADC_0/AD | DC_1 reference and supply voltage. Pins available on 100-pin a | and 144-pin pa | ckage. | | | | V <sub>DD_HV_ADC0</sub> <sup>(1)</sup> | ADC_0 supply and high reference voltage | 33 | 50 | | | | V <sub>SS_HV_ADC0</sub> | ADC_0 ground and low reference voltage | 34 | 51 | | | | V <sub>DD_HV_ADC1</sub> | ADC_1 supply and high reference voltage | 39 | 56 | | | | V <sub>SS_HV_ADC1</sub> | ADC_1 ground and low reference voltage | 40 | 57 | | | | 1 | Power supply pins (3.3 V or 5.0 V). All pins available on 144-pi Five pairs ( $V_{ m DD}$ ; $V_{ m SS}$ ) available on 100-pin package. | | | | | | $V_{DD\_HV\_IO0}^{(2)}$ | Input/Output supply voltage | 1 | 6 | | | | $V_{\rm SS\_HV\_IO0}^{(2)}$ | Input/Output ground | _ | 7 | | | | $V_{DD\_HV\_IO1}$ | Input/Output supply voltage | 13 | 21 | | | | V <sub>SS_HV_IO1</sub> | Input/Output ground | 14 | 22 | | | | V <sub>DD_HV_IO2</sub> | Input/Output supply voltage | 63 | 91 | | | | V <sub>SS_HV_IO2</sub> | Input/Output ground | 62 | 90 | | | | V <sub>DD_HV_IO3</sub> | Input/Output supply voltage | 87 | 126 | | | | V <sub>SS_HV_IO3</sub> | Input/Output ground | 88 | 127 | | | | V <sub>DD_HV_FL</sub> | Code and data flash supply voltage | 69 | 97 | | | | V <sub>SS_HV_FL</sub> | Code and data flash supply ground | 68 | 96 | | | | V <sub>DD_HV_OSC</sub> | Crystal oscillator amplifier supply voltage | 16 | 27 | | | | V <sub>SS_HV_OSC</sub> | Crystal oscillator amplifier ground | 17 | 28 | | | | Po | wer supply pins (1.2 V). All pins available on 100-pin and 144- | pin package. | | | | | V <sub>DD_LV_COR0</sub> | 1.2 V Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest $V_{\rm SS\_LV\_COR}$ pin. | 12 | 18 | | | | V <sub>SS_LV_COR0</sub> | 1.2 V Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest V <sub>DD LV COR</sub> pin. | 11 | 17 | | | Table 5. Supply pins (continued) | Supply | | | Pin | | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----|---------|--| | Symbol | Symbol Description | | 144-pin | | | V <sub>DD_LV_COR1</sub> | 1.2 V Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest V <sub>SS_LV_COR</sub> pin. | 65 | 93 | | | V <sub>SS_LV_COR1</sub> | 1.2 V Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest $V_{\rm DD\_LV\_COR}$ pin. | 66 | 94 | | | $V_{ m DD\_LV\_COR2}$ | 1.2 V Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest $V_{\rm SS\_LV\_COR}$ pin. | 92 | 131 | | | V <sub>SS_LV_COR2</sub> | 1.2 V Decoupling pins for core logic. Decoupling capacitor must be connected between these pins and the nearest $V_{\rm DD\_LV\_COR}$ pin. | 93 | 132 | | | V <sub>DD_LV_COR3</sub> | 1.2 V Decoupling pins for on-chip PLL modules. Decoupling capacitor must be connected between this pin and V <sub>SS_LV_COR3</sub> . | 25 | 36 | | | V <sub>SS_LV_COR3</sub> | 1.2 V Decoupling pins for on-chip PLL modules. Decoupling capacitor must be connected between this pin and $V_{DD\_LV\_COR3}.$ | 24 | 35 | | Analog supply/ground and high/low reference lines are internally physically separate, but are shorted via a double-bonding connection on V<sub>DD\_HV\_ADCx</sub>/V<sub>SS\_HV\_ADCx</sub> pins. # 2.2.2 System pins Table 5 and Table 6 contain information on pin functions for the SPC560P44Lx, SPC560P50Lx devices. The pins listed in Table 6 are single-function pins. The pins shown in Table 7 are multi-function pins, programmable via their respective Pad Configuration Register (PCR) values. Table 6. System pins | Symbol | Description | Direction | Pad speed <sup>(1)</sup> | | Pin | | | | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------|---------|---------|---------|--|--| | Symbol | Description | Direction | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | | | | Dedicated pins. Available on 100-pin and 144-pin package. | | | | | | | | | MDO[0] | Nexus Message Data Output—line 0 | Output only | Fast | | _ | 9 | | | | NMI | Non-Maskable Interrupt Input only Slow — | | 1 | 1 | | | | | | XTAL | Analog output of the oscillator amplifier circuit; needs to be grounded if oscillator is used in bypass mode | _ | _ | _ | 18 | 29 | | | | EXTAL | <ul> <li>Analog input of oscillator amplifier circuit, when oscillator not in bypass mode</li> <li>Analog input for clock generator when oscillator in bypass mode</li> </ul> | _ | _ | _ | 19 | 30 | | | <sup>2.</sup> Not available on 100-pin package. Table 6. System pins (continued) | Symbol | Description | Direction | Pad speed <sup>(1)</sup> | | Pin | | | | |-----------------------------------------------------|------------------------------------------------------------------------------|---------------|--------------------------|---------|---------|---------|--|--| | Symbol | Description | Direction | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | | | TMS | JTAG state machine control | Bidirectional | Slow | Fast | 59 | 87 | | | | TCK | JTAG clock | Input only | Slow | _ | 60 | 88 | | | | TDI | Test Data In | Input only | Slow | Medium | 58 | 86 | | | | TDO | Test Data Out | Output only | Slow | Fast | 61 | 89 | | | | | Reset pin, available on 100-pin and 144-pin package. | | | | | | | | | RESET | Bidirectional reset with Schmitt trigger characteristics and noise filter | Bidirectional | Medium | _ | 20 | 31 | | | | Test pin, available on 100-pin and 144-pin package. | | | | | | | | | | VPP_TEST | Pin for testing purpose only. To be tied to ground in normal operating mode. | _ | _ | _ | 74 | 107 | | | <sup>1.</sup> SCR values refer to the value assigned to the Slew Rate Control bits of the pad configuration register. # 2.2.3 Pin muxing Table 7 defines the pin list and muxing for the SPC560P44Lx, SPC560P50Lx devices. Each row of *Table 7* shows all the possible ways of configuring each pin, via alternate functions. The default function assigned to each pin after reset is the ALTO function. SPC560P44Lx, SPC560P50Lx devices provide four main I/O pad types, depending on the associated functions: - Slow pads are the most common, providing a compromise between transition time and low electromagnetic emission. - Medium pads provide fast enough transition for serial communication channels with controlled current to reduce electromagnetic emission. - Fast pads provide maximum speed. They are used for improved NEXUS debugging capability. - Symmetric pads are designed to meet FlexRay requirements. Medium and Fast pads can use slow configuration to reduce electromagnetic emission, at the cost of reducing AC performance. For more information, see the datasheet's "Pad AC Specifications" section. | Doc | |-------| | ID 14 | | 723 F | | Rev 7 | 35/116 | Table 7. | Pin muxing | | | | | | | | | |---------------------|----------------------------------------|--------------------------------------------|-------------------------------------------------------|----------------------------------------------|---------------------------------|--------------------------|---------|---------|---------| | Port<br>pin | Pad<br>configuration<br>register (PCR) | Alternate function <sup>(1)(2)</sup> Funct | | Functions Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | Pad speed <sup>(5)</sup> | | Pin No. | | | | | | Functions | | | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | | | | | Port A (16-bit) | | | | | | | | | ALT0<br>ALT1 | GPIO[0]<br>ETC[0] | SIUL<br>eTimer_0 | I/O<br>I/O | | | | | | A[0] | PCR[0] | ALT2<br>ALT3 | SCK<br>F[0] | DSPI_2<br>FCU_0 | 0 | Slow | Medium | 51 | 73 | | | | ALT0 ALT1 | EIRQ[0]<br>GPIO[1]<br>ETC[1] | SIUL<br>SIUL<br>eTimer_0 | I<br>I/O<br>I/O | | | | | | A[1] | PCR[1] | ALT2<br>ALT3<br>— | SOUT<br>F[1]<br>EIRQ[1] | DSPI_2<br>FCU_0<br>SIUL | 0<br>0<br>I | Slow | Medium | 52 | 74 | | A[2] <sup>(6)</sup> | PCR[2] | ALT0 ALT1 ALT2 ALT3 | GPIO[2] ETC[2] — A[3] SIN ABS[0] EIRQ[2] | SIUL eTimer_0 — FlexPWM_0 DSPI_2 MC_RGM SIUL | I/O<br>I/O<br>—<br>O<br>I<br>I | Slow | Medium | 57 | 84 | | A[3] <sup>(6)</sup> | PCR[3] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—<br>— | GPIO[3]<br>ETC[3]<br>CS0<br>B[3]<br>ABS[2]<br>EIRQ[3] | SIUL eTimer_0 DSPI_2 FlexPWM_0 MC_RGM SIUL | I/O<br>I/O<br>I/O<br>O<br>I | Slow | Medium | 64 | 92 | 18 Doc ID 14723 Rev 7 36/116 | Port | Pin muxing (co Pad configuration register (PCR) | | | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | Pad speed <sup>(5)</sup> | | Pin No. | | |---------------------|-------------------------------------------------|--------------------------------------|-----------|---------------------------|---------------------------------|--------------------------|----------|---------|---------| | | | Alternate function <sup>(1)(2)</sup> | Functions | | | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | | | ALT0 | GPIO[4] | SIUL | I/O | | | | | | | | ALT1 | ETC[0] | eTimer_1 | I/O | Oleven | Medium | | | | A[4] <sup>(6)</sup> | DCD[4] | ALT2 | CS1 | DSPI_2 | 0 | | | 75 | 108 | | A[4] | PCR[4] | ALT3 | ETC[4] | eTimer_0 | I/O | Slow | | | | | | | _ | FAB | MC_RGM | I | | | | | | | | _ | EIRQ[4] | SIUL | 1 | | | | | | | | ALT0 | GPIO[5] | SIUL | I/O | Slow | | | | | | PCR[5] | ALT1 | CS0 | DSPI_1 | I/O | | | | | | A[5] | | ALT2 | ETC[5] | eTimer_1 | I/O | | Medium | 8 | 14 | | | | ALT3 | CS7 | DSPI_0 | 0 | | | | | | | | - EIRQ[5] SIUL I | | | | | | | | | | | ALT0 | GPIO[6] | SIUL | I/O | | | | | | | | ALT1 | SCK | DSPI_1 | _1 | | | | | | A[6] | PCR[6] | ALT2 | _ | _ | _ | Slow | Medium | 2 | 2 | | | | ALT3 | _ | _ | _ | | | | | | | | _ | EIRQ[6] | SIUL | I | | | | | | | | ALT0 | GPIO[7] | SIUL | I/O | | | | | | | | ALT1 | SOUT | DSPI_1 | 0 | | | | | | A[7] | PCR[7] | ALT2 | _ | _ | _ | Slow | Medium | 4 | 10 | | | | ALT3 | _ | _ | _ | | | | | | | | _ | EIRQ[7] | SIUL | I | | | | | | | | ALT0 | GPIO[8] | SIUL | I/O | | | | | | 4[0] | PCR[8] | ALT1 | _ | _ | _ | Slow | | | | | | | ALT2 | _ | _ | _ | | Medium | 6 | 12 | | A[8] | | ALT3 | _ | _ | _ | | iviedium | ٥ | 17 | | | | _ | SIN | DSPI_1 | I | | | | | | | | _ | EIRQ[8] | SIUL | 1 | | | | | | Doc ID 14723 Rev 7 | | |--------------------|--| | Rev | | | Table 7. | Pin muxing (co | ntinued) | | | | | | | | |-------------|---------------------------------|-----------------------------------------|----------------------------------------------|--------------------------------------------------|---------------------------------|---------|---------------------|---------|---------| | | Pad | | | | | Pad s | peed <sup>(5)</sup> | Pin | No. | | Port<br>pin | configuration<br>register (PCR) | Alternate<br>function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | A[9] | PCR[9] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[9] | SIUL DSPI_2 — FlexPWM_0 FlexPWM_0 | I/O<br>O<br>—<br>O<br>I | Slow | Medium | 94 | 134 | | A[10] | PCR[10] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[10]<br>CS0<br>B[0]<br>X[2]<br>EIRQ[9] | SIUL<br>DSPI_2<br>FlexPWM_0<br>FlexPWM_0<br>SIUL | 1/O<br>1/O<br>1/O<br>1/O | Slow | Medium | 81 | 118 | | A[11] | PCR[11] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[11]<br>SCK<br>A[0]<br>A[2]<br>EIRQ[10] | SIUL<br>DSPI_2<br>FlexPWM_0<br>FlexPWM_0<br>SIUL | 1/O<br>1/O<br>1/O<br>1/O<br>1 | Slow | Medium | 82 | 120 | | A[12] | PCR[12] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[12]<br>SOUT<br>A[2]<br>B[2]<br>EIRQ[11] | SIUL<br>DSPI_2<br>FlexPWM_0<br>FlexPWM_0<br>SIUL | I/O<br>O<br>I/O<br>I/O | Slow | Medium | 83 | 122 | | A[13] | PCR[13] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—<br>— | GPIO[13] — B[2] — SIN FAULT[0] EIRQ[12] | SIUL — FlexPWM_0 — DSPI_2 FlexPWM_0 SIUL | I/O<br>—<br>I/O<br>—<br>I<br>I | Slow | Medium | 95 | 136 | Doc ID 14723 Rev 7 | iable 7. | Pin muxing ( | continued) | |----------|--------------|------------| | | | | | | Pad | | | | | Pad s | peed <sup>(5)</sup> | Pin | No. | | |-------------|------------------------------|-----------------------------------------|-----------|---------------------------|---------------------------------|-------------|---------------------|---------|---------|--| | Port<br>pin | configuration register (PCR) | Alternate<br>function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | | | | ALT0 | GPIO[14] | SIUL | I/O | | | | | | | | | ALT1 | TXD | Safety Port_0 | 0 | | | | | | | A[14] | PCR[14] | ALT2 | ETC[4] | eTimer_1 | I/O | Slow | Medium | 99 | 143 | | | | | ALT3 | _ | _ | _ | | | | | | | | | _ | EIRQ[13] | SIUL | I | | | | | | | | | ALT0 | GPIO[15] | SIUL | I/O | | | | | | | | | ALT1 | _ | _ | _ | | | | | | | A [ 4 C ] | DODITE | ALT2 | ETC[5] | eTimer_1 | I/O | Class | Medium | 100 | 144 | | | A[15] | PCR[15] | ALT3 | _ | _ | _ | Slow | Medium | 100 | 144 | | | | | _ | RXD | Safety Port_0 | I | | | | | | | | | _ | EIRQ[14] | SIUL | I | | | | | | | ' | | ı | | Port B (16-bit) | | | <u>'</u> | | | | | | | ALT0 | GPIO[16] | SIUL | I/O | | | | | | | | | ALT1 | TXD | FlexCAN_0 | 0 | | | | | | | B[0] | PCR[16] | ALT2 | ETC[2] | eTimer_1 | I/O | Slow | Medium | 76 | 109 | | | | | ALT3 | DEBUG[0] | SSCM | _ | | | | | | | | | _ | EIRQ[15] | SIUL | I | | | | | | | | | ALT0 | GPIO[17] | SIUL | I/O | | | | | | | | | ALT1 | _ | _ | _ | | | | | | | D[4] | DOD[47] | ALT2 | ETC[3] | eTimer_1 | I/O | Slow | Medium | 77 | 110 | | | B[1] | PCR[17] | ALT3 | DEBUG[1] | SSCM | _ | Slow | Medium | // | 110 | | | | | _ | RXD | FlexCAN_0 | I | | | | | | | | | _ | EIRQ[16] | SIUL | I | | | | | | | | | ALT0 | GPIO[18] | SIUL | I/O | | | | | | | | | ALT1 | TXD | LIN_0 | 0 | | | | | | | B[2] | PCR[18] | ALT2 | _ | _ | _ | Slow Medium | 79 | 114 | | | | | | ALT3 | DEBUG[2] | SSCM | _ | | | | | | | | | _ | EIRQ[17] | SIUL | I | | | | | | | Doc ID 14723 Rev | | |------------------|--| | ev 7 | | | Table 7. | Pin muxing (co | ntinued) | | | | | | | | |-------------|---------------------------------|-----------------------------------------|----------------------------------------|---------------------------------------|---------------------------------|---------|---------------------|---------|---------| | | Pad | | | | | Pad s | peed <sup>(5)</sup> | Pin No. | | | Port<br>pin | configuration<br>register (PCR) | Alternate<br>function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | B[3] | PCR[19] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[19] — DEBUG[3] RXD | SIUL<br>—<br>—<br>SSCM<br>LIN_0 | I/O<br>—<br>—<br>—<br>I | Slow | Medium | 80 | 116 | | B[6] | PCR[22] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[22] CLKOUT CS2 — EIRQ[18] | SIUL<br>MC_CGL<br>DSPI_2<br>—<br>SIUL | I/O<br>O<br>O<br>—<br>I | Slow | Medium | 96 | 138 | | B[7] | PCR[23] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>—<br>— | GPIO[23] AN[0] RXD | SIUL<br><br><br>ADC_0<br>LIN_0 | Input only | _ | _ | 29 | 43 | | B[8] | PCR[24] | ALT0 ALT1 ALT2 ALT3 — — | GPIO[24] AN[1] ETC[5] | SIUL ADC_0 eTimer_0 | Input only | _ | _ | 31 | 47 | | B[9] | PCR[25] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[25]<br>—<br>—<br>—<br>—<br>AN[11] | SIUL ADC_0/ADC_1 | Input only | _ | _ | 35 | 52 | Doc ID 14723 Rev 7 | | Pad | | | | | Pad sp | peed <sup>(5)</sup> | Pin | No. | | | | |-------------|---------------------------------|-----------------------------------------|-------------|---------------------------|---------------------------------|---------|---------------------|---------|---------|---|--|--| | Port<br>pin | configuration<br>register (PCR) | Alternate<br>function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | | | | | | ALT0 | GPIO[26] | SIUL | | | | | | | | | | | | ALT1 | _ | _ | | | | | | | | | | B[10] | PCR[26] | ALT2 | _ | _ | Input only | _ | _ | 36 | 5 | | | | | | | ALT3 | _ | _ | | | | | | | | | | | | _ | AN[12] | ADC_0 / ADC_1 | | | | | | | | | | | | ALT0 | GPIO[27] | SIUL | | | | | | | | | | | | ALT1 | _ | _ | | | | | | | | | | B[11] PCR[2 | PCR[27] | ALT2 | _ | _ | Input only | _ | _ | 37 | 5 | | | | | | | ALT3 | _ | _ | | | | | | | | | | | | _ | AN[13] | ADC_0 / ADC_1 | | | | | | | | | | | | ALT0 | GPIO[28] | SIUL | | | | | | | | | | | | ALT1 | _ | _ | | | | | | | | | | B[12] | PCR[28] | ALT2 | _ | _ | Input only | _ | _ | 38 | 5 | | | | | | | ALT3 | _ | _ | | | | | | | | | | | | _ | AN[14] | ADC_0 / ADC_1 | | | | | | | | | | | | ALT0 | GPIO[29] | SIUL | | | | | | | | | | | | ALT1 | _ | _ | | | | | | | | | | D[40] | DCD[00] | ALT2 | _ | _ | land to the | | I | | 42 | 6 | | | | B[13] | PCR[29] | ALT3 | _ | _ | Input only | _ | _ | 42 | 0 | | | | | | | _ | AN[0] ADC_1 | | | | | | | | | | | | | _ | RXD | LIN_1 | | | | | | | | | | | | ALT0 | GPIO[30] | SIUL | | | | | | | | | | | | ALT1 | _ | _ | | | | | | | | | | | | ALT2 | _ | _ | | | | | | | | | | B[14] | PCR[30] | ALT3 | _ | _ | Input only | _ | _ | 44 | 6 | | | | | | | _ | AN[1] | ADC_1 | | | | | | | | | | | | _ | ETC[4] | eTimer_0 | | | | | | | | | | | | _ | EIRQ[19] | SIUL | | | | | | | | | | 41/116 | | |--------------------|--| | Doc ID 14723 Rev 7 | | | | | | Table 7. | Pin muxing (co | ontinued) | | | | | | | | |-------------|------------------------------|--------------------------------------|-----------|---------------------------|---------------------------------|---------|---------------------|---------|---------| | | Pad | | | | | Pad sp | peed <sup>(5)</sup> | Pin | No. | | Port<br>pin | configuration register (PCR) | Alternate function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | | | ALT0 | GPIO[31] | SIUL | | | | | | | | | ALT1 | _ | _ | | | | | | | B[15] | PCR[31] | ALT2 | _ | _ | Input only | _ | _ | 43 | 62 | | D[10] | 1 011[31] | ALT3 | _ | _ | input only | | | 40 | 02 | | | | _ | AN[2] | ADC_1 | | | | | | | | | _ | EIRQ[20] | SIUL | | | | | | | | | | | Port C (16-bit) | | | | | | | | | ALT0 | GPIO[32] | SIUL | | | | | | | | | ALT1 | _ | _ | | | | | | | C[0] | PCR[32] | ALT2 | _ | _ | Input only | _ | _ | 45 | 66 | | | | ALT3 | _ | _ | | | | | | | | | _ | AN[3] | ADC_1 | | | | | | | | | ALT0 | GPIO[33] | SIUL | | | | | | | | | ALT1 | _ | _ | | | | | | | C[1] | PCR[33] | ALT2 | _ | _ | Input only | _ | _ | 28 | 41 | | | | ALT3 | _ | _ | | | | | | | | | _ | AN[2] | ADC_0 | | | | | | | | | ALT0 | GPIO[34] | SIUL | | | | | | | | | ALT1 | _ | _ | | | | | | | C[2] | PCR[34] | ALT2 | _ | _ | Input only | _ | _ | 30 | 45 | | | | ALT3 | _ | _ | | | | | | | | | _ | AN[3] | ADC_0 | | | | | | | | | ALT0 | GPIO[35] | SIUL | I/O | | | | | | | | ALT1 | CS1 | DSPI_0 | 0 | | | | | | C[3] | PCR[35] | ALT2 | ETC[4] | eTimer_1 | I/O | Slow | Medium | 10 | 16 | | | | ALT3 | TXD | LIN_1 | 0 | | | | | | | | _ | EIRQ[21] | SIUL | 1 | | | | | Doc ID 14723 Rev 7 | | Pad | | | | | Pad sp | peed <sup>(5)</sup> | Pin | No. | |-------------|------------------------------|-----------------------------------------|-----------|---------------------------|---------------------------------|---------|---------------------|---------|---------| | Port<br>pin | configuration register (PCR) | Alternate<br>function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-nin | | | | ALT0 | GPIO[36] | SIUL | I/O | | | | | | | | ALT1 | CS0 | DSPI_0 | I/O | | | | | | C[4] | PCR[36] | ALT2 | X[1] | FlexPWM_0 | I/O | Slow | Medium | 5 | 1 | | | | ALT3 | DEBUG[4] | SSCM | _ | | | | | | | | _ | EIRQ[22] | SIUL | I | | | | | | | | ALT0 | GPIO[37] | SIUL | I/O | | | | Ī | | | | ALT1 | SCK | DSPI_0 | I/O | | | | | | C[5] | PCR[37] | ALT2 | _ | _ | _ | Slow | Medium | 7 | 1 | | ပ[၁] | PCh[3/] | ALT3 | DEBUG[5] | SSCM | _ | Slow | wiedium | , | ' | | | | _ | FAULT[3] | FlexPWM_0 | I | | | | | | | | _ | EIRQ[23] | SIUL | I | | | | | | | | ALT0 | GPIO[38] | SIUL | I/O | | | | | | | | ALT1 | SOUT | DSPI_0 | I/O | | | | | | C[6] | PCR[38] | ALT2 | B[1] | FlexPWM_0 | 0 | Slow | Medium | 98 | 1. | | | | ALT3 | DEBUG[6] | SSCM | _ | | | | | | | | _ | EIRQ[24] | SIUL | I | | | | | | | | ALT0 | GPIO[39] | SIUL | I/O | | | | | | | | ALT1 | _ | _ | _ | | | | | | C[7] | PCR[39] | ALT2 | A[1] | FlexPWM_0 | I/O | Slow | Medium | 9 | 1 | | | | ALT3 | DEBUG[7] | SSCM | _ | | | | | | | | _ | SIN | DSPI_0 | I | | | | | | | | ALT0 | GPIO[40] | SIUL | I/O | | | | | | | | ALT1 | CS1 | DSPI_1 | 0 | | | | | | C[8] | PCR[40] | ALT2 | _ | _ | _ | Slow | Medium | 91 | 13 | | | | ALT3 | CS6 | DSPI_0 | 0 | | | | | | | | _ | FAULT[2] | FlexPWM_0 | I | | | | | | Doc ID 14723 Rev | | |------------------|--| | 23 Rev 7 | | | Table 7. | Pin muxing (co | ntinued) | <u>, </u> | | | | | | | |-------------|------------------------------|-----------------------------------------|------------------------------------------------|---------------------------|---------------------------------|-------------|---------------------|---------|---------| | | Pad | | | | | Pad s | peed <sup>(5)</sup> | Pin | No. | | Port<br>pin | configuration register (PCR) | Alternate<br>function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | | | ALT0 | GPIO[41] | SIUL | I/O | | | | | | | | ALT1 | CS3 | DSPI_2 | 0 | | | | | | C[9] | PCR[41] | ALT2 | _ | _ | _ | Slow | Medium | 84 | 123 | | | | ALT3 | X[3] | FlexPWM_0 | I/O | | | | | | | | _ | FAULT[2] | FlexPWM_0 | I | | | | | | | | ALT0 | GPIO[42] | SIUL | I/O | | | | | | | | ALT1 | CS2 | DSPI_2 | 0 | | | | | | C[10] | PCR[42] | ALT2 | _ | _ | _ | Slow | Medium | 78 | 111 | | | | ALT3 | A[3] | FlexPWM_0 | I/O | | | | | | | | _ | FAULT[1] | FlexPWM_0 | I | | | | | | | | ALT0 | GPIO[43] | SIUL | I/O | | | | | | 0[44] | DOD[40] | ALT1 | ETC[4] | eTimer_0 | I/O | Slow Medium | 55 | 00 | | | C[11] | PCR[43] | ALT2 | CS2 | DSPI_2 | 0 | | | 80 | | | | | ALT3 | CS0 | DSPI_3 | I/O | | | | | | | | ALT0 | GPIO[44] | SIUL | I/O | | | | | | C[12] | PCR[44] | ALT1 | ETC[5] | eTimer_0 | I/O | Slow | Medium | 56 | 82 | | C[12] | PON[44] | ALT2 | CS3 | DSPI_2 | 0 | Slow | Medium | 36 | 02 | | | | ALT3 | CS1 | DSPI_3 | 0 | | | | | | | | ALT0 | GPIO[45] | SIUL | I/O | | | | | | | | ALT1 | ETC[1] | eTimer_1 | I/O | | | | | | C[13] | PCR[45] | ALT2 | _ | _ | _ | Slow | Medium | 71 | 101 | | O[10] | 1 011[40] | ALT3 | _ | _ | _ | Slow | Mediaiii | / ' | 101 | | | | _ | EXT_IN | CTU_0 | I | | | | | | | | _ | EXT_SYNC | FlexPWM_0 | I | | | | | | | | ALT0 | GPIO[46] | SIUL | I/O | | | | | | C[14] | PCB[46] | ALT1 | ETC[2] | eTimer_1 | I/O | Slow Medium | 72 | 103 | | | O[14] | PCR[46] | ALT2 | EXT_TGR | CTU_0 | 0 | | / Medium | 72 | 103 | | | | ALT3 | _ | _ | _ | | | | | Doc ID 14723 Rev 7 | Table 7. | Pin m | nuxing | (co | ntinued) | , | |----------|-------|--------|-----|----------|---| | | | | | | | | _ | Pad | | | | | Pad speed <sup>(5)</sup> | | Pin No. | | |-------------|---------------------------------|-----------------------------------------|-----------|---------------------------|---------------------------------|--------------------------|-----------|---------|---------| | Port<br>pin | configuration<br>register (PCR) | Alternate<br>function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | | | ALT0 | GPIO[47] | SIUL | I/O | | | | | | | | ALT1 | CA_TR_EN | FlexRay_0 | 0 | | | | | | C[15] | PCR[47] | ALT2 | ETC[0] | eTimer_1 | I/O | Slow | Symmetric | 85 | 124 | | O[10] | 1 011[47] | ALT3 | A[1] | FlexPWM_0 | I/O | Olow | | 00 | 124 | | | | _ | EXT_IN | CTU_0 | I | | | | | | | | _ | EXT_SYNC | FlexPWM_0 | I | | | | | | | | | | Port D (16-bit) | | | | | | | | | ALT0 | GPIO[48] | SIUL | I/O | | | | | | Dioi | PCR[48] | ALT1 | CA_TX | FlexRay_0 | 0 | 01 | 0 | 00 | 405 | | D[0] | | ALT2 | ETC[1] | eTimer_1 | I/O | Slow | Symmetric | 86 | 125 | | | | ALT3 | B[1] | FlexPWM_0 | I/O | | | | | | | | ALT0 | GPIO[49] | SIUL | I/O | | Medium | 3 | | | | | ALT1 | _ | _ | _ | | | | | | D[1] | PCR[49] | ALT2 | ETC[2] | eTimer_1 | I/O | Slow | | | 3 | | | | ALT3 | EXT_TRG | CTU_0 | 0 | | | | | | | | _ | CA_RX | FlexRay_0 | I | | | | | | | | ALT0 | GPIO[50] | SIUL | I/O | | | | | | | | ALT1 | _ | _ | _ | | | | | | D[2] | PCR[50] | ALT2 | ETC[3] | eTimer_1 | I/O | Slow | Medium | 97 | 140 | | | | ALT3 | X[3] | FlexPWM_0 | I/O | | | | | | | | _ | CB_RX | FlexRay_0 | I | | | | | | | | ALT0 | GPIO[51] | SIUL | I/O | Slow Symme | | | | | Diai | DCD[E1] | ALT1 | CB_TX | FlexRay_0 | 0 | | Cummatria | 89 | 128 | | D[3] | PCR[51] | ALT2 | ETC[4] | eTimer_1 | I/O | | Symmetric | 89 | 128 | | | | ALT3 | A[3] | FlexPWM_0 | 0 | | | | | | Doc ID | |-------------| | 14723 Rev 7 | | Table 7. | Pin muxing (co | ontinued) | | | | | | | | |-------------|---------------------------------|-----------------------------------------|-----------------------------------------|---------------------------------------------|---------------------------------|---------|---------------------|---------|---------| | | Pad | | | | | Pad s | peed <sup>(5)</sup> | Pin | No. | | Port<br>pin | configuration<br>register (PCR) | Alternate<br>function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | D[4] | PCR[52] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[52]<br>CB_TR_EN<br>ETC[5]<br>B[3] | SIUL<br>FlexRay_0<br>eTimer_1<br>FlexPWM_0 | I/O<br>O<br>I/O<br>O | Slow | Symmetric | 90 | 129 | | D[5] | PCR[53] | ALTO<br>ALT1<br>ALT2<br>ALT3 | GPIO[53]<br>CS3<br>F[0]<br>SOUT | SIUL<br>DSPI_0<br>FCU_0<br>DSPI_3 | I/O<br>O<br>O | Slow | Medium | 22 | 33 | | D[6] | PCR[54] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[54] CS2 SCK — FAULT[1] | SIUL DSPI_0 DSPI_3 FlexPWM_0 | I/O<br>O<br>I/O<br>—<br>I | Slow | Medium | 23 | 34 | | D[7] | PCR[55] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[55]<br>CS3<br>F[1]<br>CS4<br>SIN | SIUL<br>DSPI_1<br>FCU_0<br>DSPI_0<br>DSPI_3 | I/O<br>O<br>O<br>O | Slow | Medium | 26 | 37 | | D[8] | PCR[56] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[56]<br>CS2<br>—<br>CS5<br>FAULT[3] | SIUL DSPI_1 — DSPI_0 FlexPWM_0 | I/O<br>O<br>—<br>O<br>I | Slow | Medium | 21 | 32 | | D[9] | PCR[57] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[57]<br>X[0]<br>TXD<br>— | SIUL<br>FlexPWM_0<br>LIN_1<br>— | I/O<br>I/O<br>O | Slow | Medium | 15 | 26 | Doc ID 14723 Rev 7 | Table 7. | Pin muxing (co | ontinued) | T. | | | | | | | |-------------|------------------------------|--------------------------------------|-------------------------------------|---------------------------------------|---------------------------------|---------|---------------------|---------|---------| | _ | Pad | | | | | Pad s | peed <sup>(5)</sup> | Pin No. | | | Port<br>pin | configuration register (PCR) | Alternate function <sup>(1)(2)</sup> | F | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | D[10] | PCR[58] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[58]<br>A[0]<br>CS0 | SIUL<br>FlexPWM_0<br>DSPI_3 | I/O<br>I/O<br>I/O | Slow | Medium | 53 | 76 | | D[11] | PCR[59] | ALTO ALT1 ALT2 ALT3 | GPIO[59]<br>B[0]<br>CS1<br>SCK | SIUL<br>FlexPWM_0<br>DSPI_3<br>DSPI_3 | I/O<br>I/O<br>O<br>I/O | Slow | Medium | 54 | 78 | | D[12] | PCR[60] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[60]<br>X[1]<br>—<br>—<br>RXD | SIUL<br>FlexPWM_0<br>—<br>—<br>LIN_1 | I/O<br>I/O<br>—<br>—<br>I | Slow | Medium | 70 | 99 | | D[13] | PCR[61] | ALTO<br>ALT1<br>ALT2<br>ALT3 | GPIO[61]<br>A[1]<br>CS2<br>SOUT | SIUL<br>FlexPWM_0<br>DSPI_3<br>DSPI_3 | I/O<br>I/O<br>O | Slow | Medium | 67 | 95 | | D[14] | PCR[62] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[62]<br>B[1]<br>CS3<br>—<br>SIN | SIUL FlexPWM_0 DSPI_3 — DSPI_3 | I/O<br>I/O<br>O<br>—<br>I | Slow | Medium | 73 | 105 | | D[15] | PCR[63] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[63] AN[4] | SIUL<br>—<br>—<br>—<br>—<br>ADC_1 | Input only | | _ | 41 | 58 | | Doc ID | |---------------| | ) 14723 Rev 7 | Table 7. Pin muxing (continued) | _ | Pad | | | | | Pad s | peed <sup>(5)</sup> | Pin | No. | |-------------|------------------------------|-----------------------------------------|-----------|---------------------------|---------------------------------|---------|---------------------|---------|---------| | Port<br>pin | configuration register (PCR) | Alternate<br>function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | | | | | Port E(16-bit) | | | | | | | | | ALT0 | GPIO[64] | SIUL | | | | | | | | | ALT1 | _ | _ | | | | | | | E[0] | PCR[64] | ALT2 | _ | _ | Input only | _ | _ | 46 | 68 | | | | ALT3 | _ | _ | | | | | | | | | _ | AN[5] | ADC_1 | | | | | | | | | ALT0 | GPIO[65] | SIUL | | | | | | | | PCR[65] | ALT1 | _ | _ | Input only | | | | | | E[1] | | ALT2 | _ | _ | | _ | _ | 27 | 39 | | | | ALT3 | _ | _ | | | | | | | | | _ | AN[4] | ADC_0 | | | | | | | | | ALT0 | GPIO[66] | SIUL | Input only | | | | | | | | ALT1 | _ | _ | | _ | | | | | E[2] | PCR[66] | ALT2 | _ | _ | | | _ | 32 | 49 | | | | ALT3 | _ | _ | | | | | | | | | _ | AN[5] | ADC_0 | | | | | | | | | ALT0 | GPIO[67] | SIUL | | | | | | | | | ALT1 | _ | _ | | | | | | | E[3] | PCR[67] | ALT2 | _ | _ | Input only | _ | _ | _ | 40 | | | | ALT3 | _ | _ | | | | | | | | | _ | AN[6] | ADC_0 | | | | | | | | | ALT0 | GPIO[68] | SIUL | | | | | | | | | ALT1 | _ | _ | Input only | | | | | | E[4] | PCR[68] | ALT2 | _ | _ | | _ | _ | _ | 42 | | | | ALT3 | _ | _ | | | | | | | | | _ | AN[7] | ADC_0 | | | | | | | Table 7. | Pin muxing (co | ontinued) | | | | | | | | |-------------|------------------------------|--------------------------------------|---------------------------------------|-----------------------------------|---------------------------------|---------|---------------------|---------|---------| | | Pad | | | | | Pad s | peed <sup>(5)</sup> | Pin | No. | | Port<br>pin | configuration register (PCR) | Alternate function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | | | ALT0<br>ALT1 | GPIO[69] | SIUL<br>— | | | | | | | E[5] | PCR[69] | ALT2<br>ALT3 | | _<br>_ | Input only | _ | _ | _ | 44 | | | | _ | AN[8] | ADC_0 | | | | | | | E[6] | PCR[70] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[70] AN[9] | SIUL ADC_0 | Input only | _ | _ | _ | 46 | | E[7] | PCR[71] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[71] AN[10] | SIUL ADC_0 | Input only | - | _ | _ | 48 | | E[8] | PCR[72] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[72]<br>—<br>—<br>—<br>—<br>AN[6] | SIUL<br>—<br>—<br>—<br>—<br>ADC_1 | Input only | _ | _ | _ | 59 | | E[9] | PCR[73] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[73]<br>—<br>—<br>—<br>—<br>AN[7] | SIUL<br><br><br>ADC_1 | Input only | _ | _ | _ | 61 | Doc ID 14723 Rev 7 | SPC560P44Lx | |---------------| | , SPC560P50Lx | | | Pad | | | | | Pad s | peed <sup>(5)</sup> | Pin | No. | |-------------|------------------------------|-----------------------------------------|-----------|---------------------------|---------------------------------|---------|---------------------|---------|---------| | Port<br>pin | configuration register (PCR) | Alternate<br>function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-nin | | | | ALT0 | GPIO[74] | SIUL | | | | | | | | | ALT1 | _ | _ | | | | | | | E[10] | PCR[74] | ALT2 | _ | _ | Input only | _ | _ | _ | 6 | | | | ALT3 | _ | _ | | | | | | | | | _ | AN[8] | ADC_1 | | | | | | | | | ALT0 | GPIO[75] | SIUL | | | | | | | E[11] | | ALT1 | _ | _ | | | | | | | | PCR[75] | ALT2 | _ | _ | Input only | _ | _ | _ | 6 | | | | ALT3 | _ | _ | | | | | | | | | _ | AN[9] | ADC_1 | | | | | | | | | ALT0 | GPIO[76] | SIUL | | | | | | | | | ALT1 | _ | _ | Input only | | | | | | E[12] | PCR[76] | ALT2 | _ | _ | | _ | _ | _ | 6 | | | | ALT3 | _ | _ | | | | | | | | | _ | AN[10] | ADC_1 | | | | | | | | | ALT0 | GPIO[77] | SIUL | I/O | | | | | | | | ALT1 | SCK | DSPI_3 | I/O | | | | | | E[13] | PCR[77] | ALT2 | _ | _ | _ | Slow | Medium | _ | 11 | | | | ALT3 | _ | _ | _ | | | | | | | | _ | EIRQ[25] | SIUL | I | | | | | | | | ALT0 | GPIO[78] | SIUL | I/O | | | | | | | | ALT1 | SOUT | DSPI_3 | 0 | | | | | | [14] | PCR[78] | ALT2 | | _ | _ | Slow | Medium | _ | 11 | | | | ALT3 | _ | _ | _ | | | | | | | | _ | EIRQ[26] | SIUL | 1 | | | | | 182 | Table 7. | Pin muxing (co | ntinued) | | | | | | | | |-------------|---------------------------------|-----------------------------------------|------------------------------|------------------------------------------|---------------------------------|---------|---------------------|---------|---------| | | Pad | | | | | Pad s | peed <sup>(5)</sup> | Pin No. | | | Port<br>pin | configuration<br>register (PCR) | Alternate<br>function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | E[15] | PCR[79] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[79] SIN | SIUL DSPI_3 | I/O<br>—<br>—<br>—<br>—<br>I | Slow | Medium | _ | 121 | | | | _ | EIRQ[27] | SIUL | I | | | | | | | - | | | Port F (16-bit) | | T | T | | | | F[0] | PCR[80] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[80] | SIUL<br>FlexRay_0<br>DSPI_3<br>—<br>SIUL | I/O<br>O<br>O<br>—<br>I | Slow | Medium | _ | 133 | | F[1] | PCR[81] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[81] DBG1 CS2 — EIRQ[29] | SIUL<br>FlexRay_0<br>DSPI_3<br>—<br>SIUL | I/O<br>O<br>O<br>—<br>I | Slow | Medium | _ | 135 | | F[2] | PCR[82] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[82]<br>DBG2<br>CS1 | SIUL<br>FlexRay_0<br>DSPI_3<br>— | 1/O<br>O<br>O | Slow | Medium | _ | 137 | | F[3] | PCR[83] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[83]<br>DBG3<br>CS0 | SIUL<br>FlexRay_0<br>DSPI_3<br>— | I/O<br>O<br>I/O<br>— | Slow | Medium | _ | 139 | Table 7. Pin muxing (continued) Doc ID 14723 Rev 7 | | Pad | | | | | Pad s | peed <sup>(5)</sup> | Pin | No. | |-------------|------------------------------|-----------------------------------------|------------------------------|---------------------------|---------------------------------|---------|---------------------|---------|---------| | Port<br>pin | configuration register (PCR) | Alternate<br>function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | F[4] | PCR[84] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[84]<br>MDO[3]<br>—<br>— | SIUL<br>NEXUS_0<br>—<br>— | I/O<br>O<br>— | Slow | Fast | _ | 4 | | F[5] | PCR[85] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[85]<br>MDO[2]<br>—<br>— | SIUL<br>NEXUS_0<br>— | I/O<br>O<br>— | Slow | Fast | _ | 5 | | F[6] | PCR[86] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[86]<br>MDO[1]<br>—<br>— | SIUL<br>NEXUS_0<br>— | I/O<br>O<br>—<br>— | Slow | Fast | _ | 8 | | F[7] | PCR[87] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[87]<br>MCKO<br>—<br>— | SIUL<br>NEXUS_0<br>— | I/O<br>O<br>—<br>— | Slow | Fast | _ | 19 | | F[8] | PCR[88] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[88]<br>MSEO1<br>— | SIUL<br>NEXUS_0<br>— | 1/O<br>O<br>—<br>— | Slow | Fast | _ | 20 | | F[9] | PCR[89] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[89]<br>MSEO0<br>—<br>— | SIUL<br>NEXUS_0<br>—<br>— | I/O<br>O<br>—<br>— | Slow | Fast | _ | 23 | Doc ID 14723 Rev 7 | Table 7. | Pin muxing (co | ntinued) | | | | | | | | |-------------|---------------------------------|-----------------------------------------|------------------------------|----------------------------|---------------------------------|---------|---------------------|---------|---------| | | Pad | | | | | Pad s | peed <sup>(5)</sup> | Pin No. | | | Port<br>pin | configuration<br>register (PCR) | Alternate<br>function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | F[10] | PCR[90] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[90]<br>EVTO<br>—<br>— | SIUL<br>NEXUS_0<br>—<br>— | I/O<br>O<br>— | Slow | Fast | _ | 24 | | F[11] | PCR[91] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[91] EVTI | SIUL NEXUS_0 | I/O<br>—<br>—<br>—<br>— | Slow | Medium | _ | 25 | | F[12] | PCR[92] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[92]<br>ETC[3]<br>—<br>— | SIUL<br>eTimer_1<br>—<br>— | I/O<br>I/O<br>— | Slow | Medium | | 106 | | F[13] | PCR[93] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[92]<br>ETC[4]<br>—<br>— | SIUL<br>eTimer_1<br>—<br>— | I/O<br>I/O<br>— | Slow | Medium | _ | 112 | | F[14] | PCR[94] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[94]<br>TXD<br>—<br>— | SIUL<br>LIN_1<br>—<br>— | I/O<br>O<br>—<br>— | Slow | Medium | _ | 115 | | F[15] | PCR[95] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[95] RXD | SIUL<br><br><br>LIN_1 | I/O<br>—<br>—<br>—<br>I | Slow | Medium | _ | 113 | | Doc ID 14723 Rev 7 | | |--------------------|--| | 7 | | | Table 7. | Pin muxing (co | ontinued) | | | | | | | | |-------------|------------------------------|-----------------------------------------|----------------------------------------|---------------------------------|---------------------------------|---------|---------------------|---------|---------| | | Pad | | | | | Pad s | peed <sup>(5)</sup> | Pin | No. | | Port<br>pin | configuration register (PCR) | Alternate<br>function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | | | | | Port G (12-bit) | | | | | | | G[0] | PCR[96] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[96]<br>F[0]<br>—<br>—<br>EIRQ[30] | SIUL<br>FCU_0<br>—<br>—<br>SIUL | I/O<br>O<br>—<br>—<br>I | Slow | Medium | _ | 38 | | G[1] | PCR[97] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[97] F[1] — — EIRQ[31] | SIUL<br>FCU_0<br>—<br>—<br>SIUL | I/O<br>O<br>—<br>—<br>I | Slow | Medium | _ | 141 | | G[2] | PCR[98] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[98]<br>X[2]<br>—<br>— | SIUL<br>FlexPWM_0<br>—<br>— | I/O<br>I/O<br>— | Slow | Medium | _ | 102 | | G[3] | PCR[99] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[99]<br>A[2]<br>—<br>— | SIUL<br>FlexPWM_0<br>—<br>— | I/O<br>O<br>— | Slow | Medium | _ | 104 | | G[4] | PCR[100] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[100]<br>B[2]<br>—<br>— | SIUL<br>FlexPWM_0<br>—<br>— | I/O<br>O<br>— | Slow | Medium | _ | 100 | | G[5] | PCR[101] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[101]<br>X[3]<br>—<br>— | SIUL<br>FlexPWM_0<br>—<br>— | I/O<br>I/O<br>— | Slow | Medium | _ | 85 | | * | | |----------------|--| | | | | | | | Doc ID 14723 F | | | Rev 7 | | | | | | Table 7. | Pin muxing (co | ontinued) | | | | | | | | |-------------|---------------------------------|-----------------------------------------|------------------------------|----------------------------------|---------------------------------|---------|---------------------|---------|---------| | | Pad | | | | | Pad s | peed <sup>(5)</sup> | Pin | No. | | Port<br>pin | configuration<br>register (PCR) | Alternate<br>function <sup>(1)(2)</sup> | Functions | Peripheral <sup>(3)</sup> | I/O<br>direction <sup>(4)</sup> | SRC = 0 | SRC = 1 | 100-pin | 144-pin | | G[6] | PCR[102] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[102]<br>A[3]<br>—<br>— | SIUL<br>FlexPWM_0<br>—<br>— | I/O<br>O<br>— | Slow | Medium | _ | 98 | | G[7] | PCR[103] | ALT0<br>ALT1<br>ALT2<br>ALT3 | GPIO[103]<br>B[3]<br>—<br>— | SIUL<br>FlexPWM_0<br>—<br>— | I/O<br>O<br>— | Slow | Medium | _ | 83 | | G[8] | PCR[104] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[104] — — — FAULT[0] | SIUL FlexPWM_0 | I/O<br>—<br>—<br>—<br>I | Slow | Medium | _ | 81 | | G[9] | PCR[105] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[105] — — FAULT[1] | SIUL<br>—<br>—<br>—<br>FlexPWM_0 | I/O<br>—<br>—<br>—<br>I | Slow | Medium | _ | 79 | | G[10] | PCR[106] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[106] — — — FAULT[2] | SIUL<br>—<br>—<br>—<br>FlexPWM_0 | I/O<br>—<br>—<br>—<br>I | Slow | Medium | _ | 77 | | G[11] | PCR[107] | ALT0<br>ALT1<br>ALT2<br>ALT3<br>— | GPIO[107] FAULT[3] | SIUL<br>—<br>—<br>—<br>FlexPWM_0 | I/O<br>—<br>—<br>—<br>I | Slow | Medium | _ | 75 | Package pinouts and signal descriptions - 1. ALT0 is the primary (default) function for each port after reset. - 2. Alternate functions are chosen by setting the values of the PCR[PA] bitfields inside the SIU module. PCR[PA] = 00 → ALT0; PCR[PA] = 01 → ALT1; PCR[PA] = 10 → ALT2; PCR[PA] = 11 → ALT3. This is intended to select the output functions; to use one of the input-only functions, the PCR[IBE] bit must be written to '1', regardless of the values selected in the PCR[PA] bitfields. For this reason, the value corresponding to an input only function is reported as "—". - 3. Module included on the MCU. - 4. Multiple inputs are routed to all respective modules internally. The input of some modules must be configured by setting the values of the PSMI[PADSELx] biffields inside the SIUL module. - 5. Programmable via the SRC (Slew Rate Control) bits in the respective Pad Configuration Register. - 6. Weak pull down during reset. ## 3 Electrical characteristics #### 3.1 Introduction This section contains device electrical characteristics as well as temperature and power considerations. This microcontroller contains input protection against damage due to high static voltages. However, it is advisable to take precautions to avoid application of any voltage higher than the specified maximum rated voltages. To enhance reliability, unused inputs can be driven to an appropriate logic voltage level ( $V_{DD}$ or $V_{SS}$ ). This can be done by the internal pull-up or pull-down resistors, which are provided by the device for most general purpose pins. The following tables provide the device characteristics and its demands on the system. In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" for Controller Characteristics is included in the Symbol column. In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" for System Requirement is included in the Symbol column. Caution: All of the following parameter values can vary depending on the application and must be confirmed during silicon characterization or silicon reliability trial. ## 3.2 Parameter classification The electrical parameters are guaranteed by various methods. To give the customer a better understanding, the classifications listed in *Table 8* are used and the parameters are tagged accordingly in the tables where appropriate. Table 8. Parameter classifications | Classification tag | Tag description | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Р | Those parameters are guaranteed during production testing on each individual device. | | С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. | | Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. | | D | Those parameters are derived mainly from simulations. | Note: The classification is shown in the column labeled "C" in the parameter tables where appropriate. # 3.3 Absolute maximum ratings Table 9. Absolute maximum ratings<sup>(1)</sup> | 0 | | D | 0 | | Value | 11 | | |----------------------------------------|-----|--------------------------------------------------------------------------------------------------------|------------------------------------|--------------|------------------------------|------|--| | Symbol | | Parameter | Conditions | Min | Max <sup>(2)</sup> | Unit | | | V <sub>SS</sub> | SR | Device ground | _ | 0 | 0 | ٧ | | | V <sub>DD_HV_IOx</sub> (3) | SR | 3.3 V / 5.0 V input/output supply voltage with respect to ground (V <sub>SS</sub> ) | _ | -0.3 | 6.0 | V | | | V <sub>SS_HV_IOx</sub> | SR | Input/output ground voltage with respect to ground (V <sub>SS</sub> ) | | -0.1 | 0.1 | > | | | | | 3.3 V / 5.0 V code and data flash | _ | | 6.0 | | | | V <sub>DD_HV_FL</sub> | SR | supply voltage with respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD_HV_IOx</sub> | -0.3 | V <sub>DD_HV_IOx</sub> + 0.3 | ٧ | | | V <sub>SS_HV_FL</sub> | SR | Code and data flash ground with respect to ground (V <sub>SS</sub> ) | _ | -0.1 | 0.1 | ٧ | | | | | 3.3 V / 5.0 V crystal oscillator | _ | | 6.0 | | | | V <sub>DD_HV_OSC</sub> | SR | amplifier supply voltage with respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD_HV_IOx</sub> | -0.3 | $V_{DD\_HV\_IOx} + 0.3$ | ٧ | | | V <sub>SS_HV_OSC</sub> | SR | 3.3 V / 5.0 V crystal oscillator amplifier reference voltage with respect to ground (V <sub>SS</sub> ) | _ | -0.1 | 0.1 | V | | | | 3.3 | 3.3 V / 5.0 V voltage regulator | _ | | 6.0 | V | | | V <sub>DD_HV_REG</sub> | SR | supply voltage with respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD_HV_IOx</sub> | -0.3 | V <sub>DD_HV_IOx</sub> + 0.3 | | | | V <sub>DD_HV_ADC0</sub> <sup>(4)</sup> | SR | 3.3 V / 5.0 V ADC_0 supply and high reference voltage with | V <sub>DD_HV_REG</sub> < 2.7 V | -0.3 | V <sub>DD_HV_REG</sub> + 0.3 | V | | | VDD_HV_ADC0 | JI1 | respect to ground (V <sub>SS</sub> ) | V <sub>DD_HV_REG</sub> ><br>2.7 V | -0.5 | 6.0 | V | | | V <sub>SS_HV_ADC0</sub> | SR | ADC_0 ground and low reference voltage with respect to ground (V <sub>SS</sub> ) | | -0.1 | 0.1 | ٧ | | | V (4) | SR | 3.3 V / 5.0 V ADC_0 supply and high reference voltage with | V <sub>DD_HV_REG</sub> < 2.7 V | -0.3 | V <sub>DD_HV_REG</sub> + 0.3 | V | | | V <sub>DD_HV_ADC1</sub> <sup>(4)</sup> | on. | respect to ground (V <sub>SS</sub> ) | V <sub>DD_HV_REG</sub> ><br>2.7 V | <b>-</b> 0.3 | 6.0 | | | | V <sub>SS_HV_ADC1</sub> | SR | ADC_1 ground and low reference voltage with respect to ground (V <sub>SS</sub> ) | _ | -0.1 | 0.1 | V | | | T) / | 0.7 | Slope characteristics on all V <sub>DD</sub> | | 0.5 | _ | V/µs | | | TV <sub>DD</sub> | SR | during power up <sup>(5)</sup> with respect to ground (V <sub>SS</sub> ) | _ | _ | 3 | V/s | | 57/116 Doc ID 14723 Rev 7 Table 9. Absolute maximum ratings<sup>(1)</sup> (continued) | Oh | | B | 0 | , | Value | l lmia | |---------------------|----|-----------------------------------------------------------------------|------------------------------------|-------------|------------------------------|--------| | Symbol | | Parameter | Conditions | Min | Max <sup>(2)</sup> | Unit | | | | Voltage on any pin with respect to | _ | | 6.0 | | | V <sub>IN</sub> | SR | b ( 00_11V_10X/ 1 | Relative to V <sub>DD_HV_IOx</sub> | -0.3 | V <sub>DD_HV_IOx</sub> + 0.3 | ٧ | | I <sub>INJPAD</sub> | SR | Injected input current on any pin during overload condition | _ | -10 | 10 | mA | | I <sub>INJSUM</sub> | SR | Absolute sum of all injected input currents during overload condition | _ | -50 | 50 | mA | | I <sub>VDD_LV</sub> | SR | Low voltage static current sink through V <sub>DD_LV</sub> | _ | _ | 155 | mA | | T <sub>STG</sub> | SR | Storage temperature | _ | <b>-</b> 55 | 150 | °C | | TJ | SR | Junction temperature under bias | _ | -40 | 150 | °C | - Functional operating conditions are given in the DC electrical characteristics. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device. - 2. Absolute maximum voltages are currently maximum burn-in voltages. Absolute maximum specifications for device stress have not yet been determined. - 3. The difference between each couple of voltage supplies must be less than 300 mV, $\rm |V_{DD\_HV\_IOy} V_{DD\_HV\_IOx}\>| < 300$ mV. - 4. The difference between ADC voltage supplies must be less than 300 mV, $|V_{DD\_HV\_ADC1} V_{DD\_HV\_ADC0}| < 300$ mV. - 5. Guaranteed by device validation Figure 5 shows the constraints of the different power supplies. The SPC560P44Lx, SPC560P50Lx supply architecture allows of having ADC supply managed independently from standard $V_{DD\_HV}$ supply. *Figure 6* shows the constraints of the ADC power supply. Figure 6. Independent ADC supply (–0.3 V $\leq$ V<sub>DD\_HV\_REG</sub> $\leq$ 6.0 V) # 3.4 Recommended operating conditions Table 10. Recommended operating conditions (5.0 V) | Cumbal | | Davamatav | Conditions - | Val | lue | Unit | | |----------------------------|----|---------------------------------------------------|------------------------------------|------------------------------|------------------------------|------|--| | Symbol | | Parameter | Conditions | Min Max <sup>(1)</sup> | | | | | V <sub>SS</sub> | SR | Device ground | _ | 0 | 0 | ٧ | | | V <sub>DD_HV_IOx</sub> (2) | SR | 5.0 V input/output supply voltage | _ | 4.5 | 5.5 | ٧ | | | V <sub>SS_HV_IOx</sub> | SR | Input/output ground voltage | _ | 0 | 0 | ٧ | | | | | 5.0 V code and data flash | _ | 4.5 | 5.5 | V | | | $V_{DD\_HV\_FL}$ | SR | supply voltage | Relative to V <sub>DD_HV_IOx</sub> | V <sub>DD_HV_IOx</sub> - 0.1 | V <sub>DD_HV_IOx</sub> + 0.1 | | | | $V_{\rm SS\_HV\_FL}$ | SR | Code and data flash ground | _ | 0 | 0 | ٧ | | | | | E 0 V gruptal appillator | | 4.5 | 5.5 | | | | $V_{DD\_HV\_OSC}$ | SR | 5.0 V crystal oscillator amplifier supply voltage | Relative to V <sub>DD_HV_IOx</sub> | V <sub>DD_HV_IOx</sub> - 0.1 | V <sub>DD_HV_IOx</sub> + 0.1 | V | | 59/116 Doc ID 14723 Rev 7 Table 10. Recommended operating conditions (5.0 V) (continued) | | | | | Val | lue | | |---------------------------------------------|----------------|------------------------------------------------------------|------------------------------------|------------------------------|--------------------|------| | Symbol | | Parameter | Conditions | Min | Max <sup>(1)</sup> | Unit | | V <sub>SS_HV_OSC</sub> | SR | 5.0 V crystal oscillator<br>amplifier reference<br>voltage | _ | 0 | 0 | V | | | | E 0 V voltago regulator | _ | 4.5 | 5.5 | | | V <sub>DD_HV_REG</sub> | Supply vollage | Relative to V <sub>DD_HV_IOx</sub> | V <sub>DD_HV_IOx</sub> - 0.1 | $V_{DD\_HV\_IOx} + 0.1$ | V | | | | | 5.0 V ADC_0 supply and | _ | 4.5 | 5.5 | | | V <sub>DD_HV_ADC0</sub> <sup>(3)</sup> | | high reference voltage | Relative to V <sub>DD_HV_REG</sub> | V <sub>DD_HV_REG</sub> - 0.1 | _ | V | | V <sub>SS_HV_ADC0</sub> | SR | ADC_0 ground and low reference voltage | _ | 0 | 0 | ٧ | | | | 5.0 V ADC_1 supply and | _ | 4.5 | 5.5 | | | V <sub>DD_HV_ADC1</sub> <sup>(3)</sup> | SR | high reference voltage | Relative to V <sub>DD_HV_REG</sub> | V <sub>DD_HV_REG</sub> - 0.1 | _ | V | | V <sub>SS_HV_ADC1</sub> | SR | ADC_1 ground and low reference voltage | _ | 0 | 0 | ٧ | | V <sub>DD_LV_REGCOR</sub> <sup>(4)(5)</sup> | CC | Internal supply voltage | _ | _ | _ | V | | V <sub>SS_LV_REGCOR</sub> <sup>(4)</sup> | SR | Internal reference voltage | _ | 0 | 0 | V | | V <sub>DD_LV_CORx</sub> (4)(5) | CC | Internal supply voltage | _ | _ | _ | V | | V <sub>SS_LV_CORx</sub> <sup>(4)</sup> | SR | Internal reference voltage | _ | 0 | 0 | V | | т. | SR | Ambient temperature | f <sub>CPU</sub> = 64 MHz | -40 | 105 | · °C | | T <sub>A</sub> | 311 | under bias | f <sub>CPU</sub> = 60 MHz | -40 | 125 | | Parametric figures can be out of specification when voltage drops below 4.5 V, however, guaranteeing the full functionality. In particular, ADC electrical characteristics and I/Os DC electrical specification may not be guaranteed. $V_{DD\ LV\ REGCOR}$ and $V_{DD\ LV\ REGCORx}$ are physically shorted internally, as are $V_{SS\ LV\ REGCOR}$ and $V_{SS\ LV\ CORx}$ . <sup>2.</sup> The difference between each couple of voltage supplies must be less than 100 mV, $|V_{DD\_HV\_IOy} - V_{DD\_HV\_IOx}| < 100$ mV. <sup>3.</sup> The difference between ADC voltage supplies must be less than 100 mV, $|V_{DD\_HV\_ADC1} - V_{DD\_HV\_ADC0}| < 100$ mV. To be connected to emitter of external NPN. Low voltage supplies are not under user control—they are produced by an on-chip voltage regulator—but for the device to function properly the low voltage grounds (V<sub>SS\_HV\_xxx</sub>) must be shorted to high voltage grounds (V<sub>SS\_HV\_xxx</sub>) and the low voltage supply pins (V<sub>DD\_LV\_xxx</sub>) must be connected to the external ballast emitter. <sup>5.</sup> The low voltage supplies ( $V_{DD\_LV\_xxx}$ ) are not all independent. $V_{DD\_LV\_COR1} \text{ and } V_{DD\_LV\_COR2} \text{ are shorted internally via double bonding connections with lines that provide the low voltage supply to the data flash module. Similarly, } V_{SS\_LV\_COR1} \text{ and } V_{SS\_LV\_COR2} \text{ are internally shorted.}$ Table 11. Recommended operating conditions (3.3 V) | • • • | | | | Val | ue | | |------------------------------------------|------|------------------------------------------------------|------------------------------------|------------------------------|------------------------------|------| | Symbol | | Parameter | Conditions | Min | Max <sup>(1)</sup> | Unit | | V <sub>SS</sub> | SR | Device ground | _ | 0 | 0 | ٧ | | V <sub>DD_HV_IOx</sub> <sup>(2)</sup> | SR | 3.3 V input/output supply voltage | _ | 3.0 | 3.6 | ٧ | | V <sub>SS_HV_IOx</sub> | SR | Input/output ground voltage | _ | 0 | 0 | V | | | | 3.3 V code and data flash | _ | 3.0 | 3.6 | | | $V_{DD\_HV\_FL}$ | SR | supply voltage | Relative to V <sub>DD_HV_IOx</sub> | V <sub>DD_HV_IOx</sub> – 0.1 | V <sub>DD_HV_IOx</sub> + 0.1 | V | | $V_{\rm SS\_HV\_FL}$ | SR | Code and data flash ground | _ | 0 | 0 | V | | | | 3.3 V crystal oscillator | _ | 3.0 | 3.6 | | | V <sub>DD_HV_OSC</sub> | SR | amplifier supply voltage $V_{\mathbb{C}}$ | Relative to V <sub>DD_HV_IOx</sub> | V <sub>DD_HV_IOx</sub> - 0.1 | $V_{DD\_HV\_IOx} + 0.1$ | V | | V <sub>SS_HV_OSC</sub> | SR | 3.3 V crystal oscillator amplifier reference voltage | _ | 0 | 0 | V | | $V_{DD\_HV\_REG}$ | | 3.3 V voltage regulator | _ | 3.0 | 3.6 | | | | SR | supply voltage | Relative to V <sub>DD_HV_IOx</sub> | V <sub>DD_HV_IOx</sub> - 0.1 | V <sub>DD_HV_IOx</sub> + 0.1 | V | | 4-1 | | 3.3 V ADC_0 supply and | _ | 3.0 | 5.5 | | | V <sub>DD_HV_ADC0</sub> <sup>(3)</sup> | SR | high reference voltage | Relative to V <sub>DD_HV_REG</sub> | V <sub>DD_HV_REG</sub> - 0.1 | 5.5 | V | | V <sub>SS_HV_ADC0</sub> | SR | ADC_0 ground and low reference voltage | _ | 0 | 0 | V | | (0) | | 3.3 V ADC_1 supply and | _ | 3.0 | 5.5 | | | V <sub>DD_HV_ADC1</sub> <sup>(3)</sup> | SR | high reference voltage | Relative to V <sub>DD_HV_REG</sub> | V <sub>DD_HV_REG</sub> - 0.1 | 5.5 | V | | V <sub>SS_HV_ADC1</sub> | SR | ADC_1 ground and low reference voltage | _ | 0 | 0 | ٧ | | V <sub>DD_LV_REGCOR</sub> (4)(5) | СС | Internal supply voltage | _ | _ | _ | ٧ | | V <sub>SS_LV_REGCOR</sub> <sup>(4)</sup> | SR | Internal reference voltage | _ | 0 | 0 | V | | $V_{DD\_LV\_CORx}^{(4)(5)}$ | CC | Internal supply voltage | _ | _ | _ | V | | V <sub>SS_LV_CORx</sub> <sup>(4)</sup> | SR | Internal reference voltage | _ | 0 | 0 | V | | T <sub>A</sub> | SR | Ambient temperature | f <sub>CPU</sub> =<br>64 MHz | -40 | 105 | °C | | 'A | OI 1 | under bias | f <sub>CPU</sub> =<br>60 MHz | -40 | 125 | | Parametric figures can be out of specification when voltage drops below 4.5 V, however, guaranteeing the full functionality. In particular, ADC electrical characteristics and I/Os DC electrical specification may not be guaranteed. **\_\_\_\_\_** 61/116 Doc ID 14723 Rev 7 <sup>2.</sup> The difference between each couple of voltage supplies must be less than 100 mV, $|V_{DD\_HV\_IOy} - V_{DD\_HV\_IOx}| < 100$ mV. - The difference between each couple of voltage supplies must be less than 100 mV, IV<sub>DD\_HV\_ADC1</sub> V<sub>DD\_HV\_ADC0</sub>I < 100 mV. As long as that condition is met, ADC\_0 and ADC\_1 can be operated at 5 V with the rest of the device operating at 3.3 V.</li> - 4. To be connected to emitter of external NPN. Low voltage supplies are not under user control—they are produced by an on-chip voltage regulator—but for the device to function properly the low voltage grounds (V<sub>SS\_LV\_xxx</sub>) must be shorted to high voltage grounds (V<sub>SS\_HV\_xxx</sub>) and the low voltage supply pins (V<sub>DD\_LV\_xxx</sub>) must be connected to the external ballast emitter - 5. The low voltage supplies ( $V_{DD\_LV\_xxx}$ ) are not all independent. V<sub>DD\_LV\_COR1</sub> and V<sub>DD\_LV\_COR2</sub> are shorted internally via double bonding connections with lines that provide the low voltage supply to the data flash module. Similarly, V<sub>SS\_LV\_COR1</sub> and V<sub>SS\_LV\_COR2</sub> are internally shorted. $V_{DD\_LV\_REGCOR}$ and $V_{DD\_LV\_REGCORx}$ are physically shorted internally, as are $V_{SS\_LV\_REGCOR}$ and $V_{SS\_LV\_CORx}$ . *Figure 7* shows the constraints of the different power supplies. The SPC560P44Lx, SPC560P50Lx supply architecture allows the ADC supply to be managed independently from the standard $V_{DD\_HV}$ supply. *Figure 8* shows the constraints of the ADC power supply. Figure 8. #### 3.5 Thermal characteristics #### 3.5.1 Package thermal characteristics Thermal characteristics for 144-pin LQFP Table 12. | Symbol | Parameter | Conditions | Typical value | Unit | |--------------------|----------------------------------------------------------|-----------------------|---------------|------| | В | Thermal resistance junction-to-ambient, natural | Single layer board—1s | 54.2 | °C/W | | $R_{\theta JA}$ | convection <sup>(1)</sup> | Four layer board—2s2p | 44.4 | °C/W | | $R_{\theta JB}$ | Thermal resistance junction-to-board <sup>(2)</sup> | Four layer board—2s2p | 29.9 | °C/W | | $R_{\theta JCtop}$ | Thermal resistance junction-to-case (top) <sup>(3)</sup> | Single layer board—1s | 9.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board, natural convection <sup>(4)</sup> | Operating conditions | 30.2 | °C/W | | Ψ <sub>JC</sub> | Junction-to-case, natural convection <sup>(5)</sup> | Operating conditions | 0.8 | °C/W | <sup>1.</sup> Junction-to-ambient thermal resistance determined per JEDEC JESD51-7. Thermal test board meets JEDEC specification for this package. - 4. Thermal characterization parameter indicating the temperature difference between the board and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB. - 5. Thermal characterization parameter indicating the temperature difference between the case and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JC. 63/116 Doc ID 14723 Rev 7 Junction-to-board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package. <sup>3.</sup> Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. | Symbol | Parameter | Conditions | Typical value | Unit | |--------------------|----------------------------------------------------------|-----------------------|---------------|------| | В | Thermal resistance junction-to-ambient, natural | Single layer board—1s | 47.3 | °C/W | | $R_{ hetaJA}$ | convection <sup>(1)</sup> | Four layer board—2s2p | 35.3 | °C/W | | $R_{\theta JB}$ | Thermal resistance junction-to-board <sup>(2)</sup> | Four layer board—2s2p | 19.1 | °C/W | | $R_{\theta JCtop}$ | Thermal resistance junction-to-case (top) <sup>(3)</sup> | Single layer board—1s | 9.7 | °C/W | | $\Psi_{JB}$ | Junction-to-board, natural convection <sup>(4)</sup> | Operating conditions | 19.1 | °C/W | | $\Psi_{\sf JC}$ | Junction-to-case, natural convection <sup>(5)</sup> | Operating conditions | 0.8 | °C/W | Table 13. Thermal characteristics for 100-pin LQFP - Junction-to-ambient thermal resistance determined per JEDEC JESD51-7. Thermal test board meets JEDEC specification for this package. - Junction-to-board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package. - 3. Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. - 4. Thermal characterization parameter indicating the temperature difference between the board and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB. - 5. Thermal characterization parameter indicating the temperature difference between the case and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JC. ### 3.5.2 General notes for specifications at maximum junction temperature An estimation of the chip junction temperature, T<sub>J</sub>, can be obtained from *Equation 1*: **Equation 1** $T_J = T_A + (R_{\theta JA} * P_D)$ where: $T_A$ = ambient temperature for the package (°C) $R_{\theta JA}$ = junction to ambient thermal resistance (°C/W) P<sub>D</sub> = power dissipation in the package (W) The junction to ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. Unfortunately, there are two values in common usage: the value determined on a single layer board and the value obtained on a board with two planes. For packages such as the PBGA, these values can be different by a factor of two. Which value is closer to the application depends on the power dissipated by other components on the board. The value obtained on a single layer board is appropriate for the tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. When a heat sink is used, the thermal resistance is expressed in *Equation 2* as the sum of a junction to case thermal resistance and a case to ambient thermal resistance: **Equation 2** $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ where: $\begin{array}{ll} R_{\theta JA} & = \text{junction to ambient thermal resistance (°C/W)} \\ R_{\theta JC} & = \text{junction to case thermal resistance (°C/W)} \\ R_{\theta CA} & = \text{case to ambient thermal resistance (°C/W)} \end{array}$ $R_{\theta JC}$ is device related and cannot be influenced by the user. The user controls the thermal environment to change the case to ambient thermal resistance, $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. To determine the junction temperature of the device in the application when heat sinks are not used, the Thermal Characterization Parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using *Equation 3*: **Equation 3** $T_J = T_T + (\Psi_{JT} \times P_D)$ where: T<sub>T</sub> = thermocouple temperature on top of the package (°C) $\Psi_{JT}$ = thermal characterization parameter (°C/W) $P_D$ = power dissipation in the package (W) The thermal characterization parameter is measured per JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. #### References: Semiconductor Equipment and Materials International 3081 Zanker Road San Jose, CA 95134 U.S.A. (408) 943-6900 MIL-SPEC and EIA/JESD (JEDEC) specifications are available from Global Engineering Documents at 800-854-7179 or 303-397-7956. JEDEC specifications are available on the WEB at http://www.jedec.org. - C.E. Triplett and B. Joiner, An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module, Proceedings of SemiTherm, San Diego, 1998, pp. 47–54. - 2. G. Kromann, S. Shidore, and S. Addison, *Thermal Modeling of a PBGA for Air-Cooled Applications*, Electronic Packaging and Production, pp. 53–58, March 1998. - 3. B. Joiner and V. Adams, *Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling*, Proceedings of SemiTherm, San Diego, 1999, pp. 212–220. # 3.6 Electromagnetic interference (EMI) characteristics Table 14. EMI testing specifications | Symbol | Parameter | Conditions | Clocks | Frequency | Level<br>(Max) | Unit | | |------------------|--------------------|--------------------------------------------------------------------------|---------------------------------------------|------------------------|-----------------|------|------| | | | Device configuration, test | | f <sub>OSC</sub> 8 MHz | 150 kHz-150 MHz | 16 | dΒμV | | | | conditions and EM testing per | f <sub>CPU</sub> 64 MHz<br>No PLL frequency | 150-1000 MHz | 15 | чъμν | | | | | standard IEC61967-2 | modulation | IEC Level | М | | | | V <sub>EME</sub> | Radiated emissions | Supply voltage = 5 V DC Ambient temperature = Supply voltage = 5 V DC | Supply voltage – 5 V DC | f <sub>OSC</sub> 8 MHz | 150 kHz-150 MHz | 15 | dΒμV | | | | | 150–1000 MHz | 14 | ч | | | | | | 25 °C<br>Worst-case orientation | 1% PLL frequency modulation | IEC Level | М | | | # 3.7 Electrostatic discharge (ESD) characteristics Table 15. ESD ratings $^{(1)(2)}$ | Symbol | | Parameter | Conditions | Value | Unit | |-----------------------|------------------------------------------------------|------------------------------------------------|-------------|---------------|------| | V <sub>ESD(HBM)</sub> | HBM) SR Electrostatic discharge (Human Body Model) — | | 2000 | V | | | V | 9 | Electrostatic discharge (Charged Dovice Model) | | 750 (corners) | V | | VESD(CDM) | SR Electrostatic discharge (Charged Device Model) | _ | 500 (other) | V | | <sup>1.</sup> All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. # 3.8 Power management electrical characteristics ## 3.8.1 Voltage regulator electrical characteristics The internal voltage regulator requires an external NPN (BCP56, BCP68, BCX68 or BC817) ballast to be connected as shown in *Figure 9* and *Figure 10*. Capacitances should be placed on the board as near as possible to the associated pins. Care should also be taken to limit the serial inductance of the board to less than 5 nH. Note: The voltage regulator output cannot be used to drive external circuits. Output pins are to be used only for decoupling capacitance. $V_{DD\_LV\_COR}$ must be generated using internal regulator and external NPN transistor. It is not possible to provide $V_{DD\_LV\_COR}$ through external regulator. For the SPC560P44Lx, SPC560P50Lx microcontroller, 10 $\mu$ F should be placed between each of the three V<sub>DD\_LV\_CORx</sub>/V<sub>SS\_LV\_CORx</sub> supply pairs and also between the V<sub>DD\_LV\_REGCOR</sub>/V<sub>SS\_LV\_REGCOR</sub> pair. Additionally, 40 $\mu$ F should be placed between the V<sub>DD\_HV\_REG</sub>/V<sub>SS\_HV\_REG</sub> pins. $V_{DD}$ = 3.0 V to 3.6 V / 4.5 V to 5.5 V, $T_A$ = -40 to 125 °C, unless otherwise specified. 47/ Doc ID 14723 Rev 7 <sup>2.</sup> A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. Configuration without resistor on base Voltage regulator electrical characteristics (configuration without resistor on base) Table 16. | <u> </u> | | | | | | | | | | |------------------------------|-------------------------------------------------------------------|-------------------------------|--------------------------------------------------------------------|----------------|------|---------|------|-------|--| | Symbol | | С | Parameter | Conditions | | Value | | Unit | | | | | | raiametei | Conditions | Min | Тур Мах | | Oilit | | | V <sub>DD_LV_REGCOR</sub> CC | | Р | Output voltage under maximum load run supply current configuration | Post-trimming | 1.15 | _ | 1.32 | V | | | C <sub>DEC1</sub> SR | | _ | External decoupling/stability ceramic capacitor | 4 capacitances | 40 | 56 | _ | μF | | | R <sub>REG</sub> | R <sub>REG</sub> SR — Resulting ESR of all four C <sub>DEC1</sub> | | Absolute maximum<br>value between<br>100 kHz and 10 MHz | | | 45 | mΩ | | | | I Caraa ISBI—I | | 4 capacitances of 100 nF each | 400 | _ | _ | nF | | | | | C <sub>DEC3</sub> | SR | _ | External decoupling/stability ceramic capacitor on VDD_HV_REG | _ | 40 | _ | _ | μF | | 67/116 Doc ID 14723 Rev 7 Table 17. Voltage regulator electrical characteristics (configuration with resistor on base) | Symbol | | С | Parameter | Conditions | | Value | | Unit | |---------------------------|----|---|-----------------------------------------------------------------------------------|--------------------------------------------------------------|--------|-------|------|------| | | | C | Parameter | Conditions | Min | Тур | Max | Onit | | V <sub>DD_LV_REGCOR</sub> | СС | Р | Output voltage under maximum load run supply current configuration Post-trimming | | 1.15 | _ | 1.32 | V | | R <sub>B</sub> | SR | _ | External resistance on bipolar junction transistor (BJT) base | _ | 18 | _ | 22 | kΩ | | C <sub>DEC1</sub> | SR | _ | External decoupling/stability ceramic capacitor | Bipolar BCP68 or BCX68 or BC817. Three capacitances of 10 µF | 19.5 | 30 | _ | μF | | | | | | Bipolar BC817.<br>One capacitance of 22 μF | 14.3 | 22 | _ | μF | | R <sub>REG</sub> | SR | _ | Resulting ESR of either one or all three $C_{\mbox{\scriptsize DEC1}}$ | Absolute maximum value<br>between 100 kHz and<br>10 MHz | _ | _ | 45 | mΩ | | C <sub>DEC2</sub> | SR | _ | External decoupling/stability ceramic capacitor | ty 4 capacitances of 440 nF each | | 1760 | _ | nF | | C <sub>DEC3</sub> | SR | _ | External decoupling/stability ceramic capacitor on VDD_HV_REG | 2 capacitances of 10 μF each | 2 × 10 | _ | _ | μF | # 3.8.2 Voltage monitor electrical characteristics The device implements a Power-on Reset module to ensure correct power-up initialization, as well as three low voltage detectors to monitor the $V_{DD}$ and the $V_{DD\_LV}$ voltage while device is supplied: - POR monitors V<sub>DD</sub> during the power-up phase to ensure device is maintained in a safe reset state - LVDHV3 monitors V<sub>DD</sub> to ensure device reset below minimum functional supply - $\bullet$ LVDHV5 monitors V<sub>DD</sub> when application uses device in the 5.0V $\pm$ 10% range - LVDLVCOR monitors low voltage digital power domain Table 18. Low voltage monitor electrical characteristics | Cumbal | С | Parameter | Conditions <sup>(1)</sup> | Va | lue | Unit | |--------------------------|------------------------------------------------------|-----------------------------------------------|---------------------------|------|-------|------| | Symbol | | Parameter | Conditions | Min | Max | | | V <sub>PORH</sub> | Т | Power-on reset threshold | _ | 1.5 | 2.7 | V | | V <sub>PORUP</sub> | Р | Supply for functional POR module | T <sub>A</sub> = 25 °C | 1.0 | _ | ٧ | | V <sub>REGLVDMOK_H</sub> | Р | Regulator low voltage detector high threshold | _ | _ | 2.95 | ٧ | | V <sub>REGLVDMOK_L</sub> | Р | Regulator low voltage detector low threshold | _ | 2.6 | _ | ٧ | | V <sub>FLLVDMOK_H</sub> | Р | Flash low voltage detector high threshold | _ | _ | 2.95 | ٧ | | V <sub>FLLVDMOK_L</sub> | Р | Flash low voltage detector low threshold | _ | 2.6 | _ | V | | V <sub>IOLVDMOK_H</sub> | Р | I/O low voltage detector high threshold | _ | _ | 2.95 | ٧ | | V <sub>IOLVDMOK_L</sub> | Р | I/O low voltage detector low threshold | _ | 2.6 | _ | ٧ | | V <sub>IOLVDM5OK_H</sub> | Р | I/O 5V low voltage detector high threshold | _ | _ | 4.4 | V | | V <sub>IOLVDM5OK_L</sub> | Р | I/O 5V low voltage detector low threshold | _ | 3.8 | _ | V | | V <sub>MLVDDOK_H</sub> | VDDOK_H P Digital supply low voltage detector high — | | _ | _ | 1.145 | V | | V <sub>MLVDDOK_L</sub> | Р | Digital supply low voltage detector low | _ | 1.08 | _ | V | <sup>1.</sup> $V_{DD} = 3.3V \pm 10\% / 5.0V \pm 10\%$ , $T_A = -40$ °C to $T_{A~MAX}$ , unless otherwise specified # 3.9 Power up/down sequencing To prevent an overstress event or a malfunction within and outside the device, the SPC560P44Lx, SPC560P50Lx implements the following sequence to ensure each module is started only when all conditions for switching it ON are available: - A POWER\_ON module working on voltage regulator supply controls the correct startup of the regulator. This is a key module ensuring safe configuration for all voltage regulator functionality when supply is below 1.5V. Associated POWER\_ON (or POR) signal is active low. - Several low voltage detectors, working on voltage regulator supply monitor the voltage of the critical modules (voltage regulator, I/Os, flash memory and low voltage domain). LVDs are gated low when POWER\_ON is active. - A POWER\_OK signal is generated when all critical supplies monitored by the LVD are available. This signal is active high and released to all modules including I/Os, flash 69/116 Doc ID 14723 Rev 7 memory and RC16 oscillator needed during power-up phase and reset phase. When POWER\_OK is low the associated module are set into a safe state. Figure 11. Power-up typical sequence Figure 12. Power-down typical sequence Figure 13. Brown-out typical sequence #### 3.10 DC electrical characteristics ### 3.10.1 NVUSRO register Portions of the device configuration, such as high voltage supply, oscillator margin, and watchdog enable/disable after reset are controlled via bit values in the non-volatile user options (NVUSRO) register. For a detailed description of the NVUSRO register, please refer to the device reference manual. #### NVUSRO[PAD3V5V] field description The DC electrical characteristics are dependent on the PAD3V5V bit value. *Table 19* shows how NVUSRO[PAD3V5V] controls the device configuration. Table 19. PAD3V5V field description | Value <sup>(1)</sup> | Description | |----------------------|------------------------------| | 0 | High voltage supply is 5.0 V | | 1 | High voltage supply is 3.3 V | 1. Default manufacturing value before flash initialization is '1' (3.3 V). ### NVUSRO[OSCILLATOR\_MARGIN] field description The fast external crystal oscillator consumption is dependent on the OSCILLATOR\_MARGIN bit value. *Table 20* shows how NVUSRO[OSCILLATOR\_MARGIN] controls the device configuration. Table 20. OSCILLATOR\_MARGIN field description | Valu | ue <sup>(1)</sup> | Description | |------|-------------------|---------------------------------------------| | ( | 0 | Low consumption configuration (4 MHz/8 MHz) | | | 1 | High margin configuration (4 MHz/16 MHz) | <sup>1.</sup> Default manufacturing value before flash initialization is '1'. ## 3.10.2 DC electrical characteristics (5 V) *Table 21* gives the DC electrical characteristics at 5 V (4.5 V < V<sub>DD\_HV\_IOX</sub> < 5.5 V, NVUSRO[PAD3V5V] = 0); see *Figure 14*. Table 21. DC electrical characteristics (5.0 V, NVUSRO[PAD3V5V] = 0) | Symbol C | _ | Davamatav | Canditions | Va | alue | Unit | | |---------------------|---|-------------------------------------------------|----------------------------------------|-----------------------------|-------------------------------|-------|--| | Symbol | C | Parameter | Conditions | Min | Max | Julie | | | V | D | Lauria di mantina da | _ | -0.1 <sup>(1)</sup> | _ | ٧ | | | $V_{IL}$ | Р | Low level input voltage | _ | _ | 0.35 V <sub>DD_HV_IOx</sub> | ٧ | | | V | Р | High level input voltage | _ | 0.65 V <sub>DD_HV_IOx</sub> | _ | ٧ | | | $V_{IH}$ | D | nigiri lever iriput voltage | _ | _ | $V_{DD\_HV\_IOx} + 0.1^{(1)}$ | ٧ | | | V <sub>HYS</sub> | Т | Schmitt trigger hysteresis | _ | 0.1 V <sub>DD_HV_IOx</sub> | _ | ٧ | | | $V_{OL\_S}$ | Ρ | Slow, low level output voltage | $I_{OL} = 3 \text{ mA}$ | | 0.1 V <sub>DD_HV_IOx</sub> | ٧ | | | $V_{OH\_S}$ | Р | Slow, high level output voltage | $I_{OH} = -3 \text{ mA}$ | $0.8 V_{DD\_HV\_IOx}$ | _ | ٧ | | | $V_{OL\_M}$ | Р | Medium, low level output voltage | $I_{OL} = 3 \text{ mA}$ | _ | 0.1 V <sub>DD_HV_IOx</sub> | ٧ | | | V <sub>OH_M</sub> | Р | Medium, high level output voltage | I <sub>OH</sub> = -3 mA | 0.8 V <sub>DD_HV_IOx</sub> | _ | ٧ | | | $V_{OL\_F}$ | Р | Fast, low level output voltage | $I_{OL} = 3 \text{ mA}$ | _ | 0.1 V <sub>DD_HV_IOx</sub> | ٧ | | | $V_{OH\_F}$ | Р | Fast, high level output voltage | $I_{OH} = -3 \text{ mA}$ | 0.8 V <sub>DD_HV_IOx</sub> | _ | ٧ | | | $V_{OL\_SYM}$ | Р | Symmetric, low level output voltage | I <sub>OL</sub> = 3 mA | | 0.1 V <sub>DD_HV_IOx</sub> | ٧ | | | V <sub>OH_SYM</sub> | Р | Symmetric, high level output voltage | I <sub>OH</sub> = −3 mA | 0.8 V <sub>DD_HV_IOx</sub> | _ | ٧ | | | _ | Р | Equivalent pull up ourrent | $V_{IN} = V_{IL}$ | -130 | _ | | | | I <sub>PU</sub> | Г | Equivalent pull-up current | $V_{IN} = V_{IH}$ | _ | -10 | μA | | | I | Р | Equivalent pull-down current | $V_{IN} = V_{IL}$ | 10 | _ | | | | I <sub>PD</sub> | | Equivalent pull-down current | $V_{IN} = V_{IH}$ | | 130 | μA | | | I <sub>IL</sub> | Р | Input leakage current (all bidirectional ports) | $T_A = -40 \text{ to } 125 \text{ °C}$ | -1 | 1 | μΑ | | 577 Doc ID 14723 Rev 7 Table 21. DC electrical characteristics (5.0 V, NVUSRO[PAD3V5V] = 0) (continued) | Symbol C | | Parameter | Conditions | Va | alue | Unit | |-----------------|---|--------------------------------------------------|----------------------------------------------|------|------|-------| | Symbol | | Farameter | Conditions | Min | Max | Ollic | | I <sub>IL</sub> | Р | Input leakage current (all ADC input-only ports) | $T_A = -40 \text{ to } 125 ^{\circ}\text{C}$ | -0.5 | 0.5 | μA | | C <sub>IN</sub> | D | Input capacitance | _ | _ | 10 | pF | <sup>1. &</sup>quot;SR" parameter values must not exceed the absolute maximum ratings shown in Table 9. Table 22. Supply current (5.0 V, NVUSRO[PAD3V5V] = 0) | Symbol | С | | Parameter | Conditions | | Va | lue | Unit | |-------------------------|---|----------------|------------------------------------------------|---------------------------------------------------------------|--------|--------|-------|-------| | Symbol | | | Parameter | Conditions | | Тур | Max | Offic | | | | | RUN—Maximum mode <sup>(1)</sup> | | 40 MHz | 62 | 77 | | | | Т | | HON—Waximum mode | V <sub>DD_LV_CORx</sub> | 64 MHz | 71 | 88 | mA | | I <sub>DD_LV_CORx</sub> | ' | | DUN Typical made(2) | externally forced at 1.3 V | 40 MHz | 45 | 56 | | | | | | RUN—Typical mode <sup>(2)</sup> | | 64 MHz | 52 | 65 | | | | | | RUN—Maximum mode <sup>(3)</sup> | V <sub>DD_LV_CORx</sub><br>externally forced at 1.3 V | 64 MHz | 60 | 75 | | | | Р | ent | HALT mode <sup>(4)</sup> | V <sub>DD_LV_CORx</sub> externally forced at 1.3 V | _ | 1.5 10 | 10 | | | | | Supply current | STOP mode <sup>(5)</sup> | V <sub>DD_LV_CORx</sub><br>externally forced at 1.3 V | _ | 1 | 10 | mA | | | | Sup | Flash during read | V <sub>DD_HV_FL</sub> at 5.0 V | _ | 10 | 12 | | | I <sub>DD_FLASH</sub> | Т | | Flash during erase operation on 1 flash module | V <sub>DD_HV_FL</sub> at 5.0 V | _ | 15 | 19 | | | | | | ADC—Maximum mode <sup>(1)</sup> | | ADC_1 | 3.5 | 5 | | | l | Т | | ADO—Maximum mode | V <sub>DD_HV_ADC0</sub> at 5.0 V | ADC_0 | 3 | 4 | | | I <sub>DD_ADC</sub> | ' | | ADC—Typical mode <sup>(2)</sup> | V <sub>DD_HV_ADC1</sub> at 5.0 V<br>f <sub>ADC</sub> = 16 MHz | ADC_1 | 0.8 | 1 | | | | | | TADO—Typical Illoue: | | ADC_0 | 0.005 | 0.006 | | | I <sub>DD_OSC</sub> | Т | | Oscillator | V <sub>DD_OSC</sub> at 5.0 V | 8 MHz | 2.6 | 3.2 | | Maximum mode: FlexPWM, ADCs, CTU, DSPI, LINFlex, FlexCAN, 15 output pins, 1st and 2nd PLL enabled. I/O supply current excluded. STOP "P" mode Device Under Test (DUT) configuration: code fetched from RAM, code and data flash memories OFF, OSC/PLL\_0/PLL\_1 are OFF, core clock frozen, all peripherals are disabled. <sup>2.</sup> Typical mode configurations: DSPI, LINFlex, FlexCAN, 15 output pins, 1st PLL only. I/O supply current excluded. <sup>3.</sup> Code fetched from RAM, PLL\_0: 64 MHz system clock (x4 multiplier with 16 MHz XTAL), PLL\_1 is ON at PHI\_div2 = 120 MHz and PHI\_div3 = 80 MHz, auxiliary clock sources set that all peripherals receive maximum frequency, all peripherals enabled. <sup>4.</sup> Halt mode configurations: code fetched from RAM, code and data flash memories in low power mode, OSC/PLL\_0/PLL\_1 are OFF, core clock frozen, all peripherals are disabled. # 3.10.3 DC electrical characteristics (3.3 V) *Table 23* gives the DC electrical characteristics at 3.3 V (3.0 V < V<sub>DD\_HV\_IOx</sub> < 3.6 V, NVUSRO[PAD3V5V] = 1); see *Figure 14*. Table 23. DC electrical characteristics (3.3 V, NVUSRO[PAD3V5V] = 1) $^{(1)}$ | Cymahal | • | Dovometov | Conditions | Va | alue | Unit | |---------------------|---|--------------------------------------------------|----------------------------------------------------------|------------------------------|-------------------------------|------| | Symbol | С | Parameter | Conditions | Min | Max | Unit | | | D | Low level input voltage | _ | -0.1 <sup>(2)</sup> | _ | ٧ | | V <sub>IL</sub> | Р | Low level input voltage | _ | _ | 0.35 V <sub>DD_HV_IOx</sub> | ٧ | | \/ | Р | High lovel input veltage | _ | 0.65 V <sub>DD_HV_IOx</sub> | _ | ٧ | | V <sub>IH</sub> | D | High level input voltage | _ | _ | $V_{DD\_HV\_IOx} + 0.1^{(2)}$ | V | | V <sub>HYS</sub> | Т | Schmitt trigger hysteresis | _ | 0.1 V <sub>DD_HV_IOx</sub> | _ | V | | V <sub>OL_S</sub> | Р | Slow, low level output voltage | I <sub>OL</sub> = 1.5 mA | _ | 0.5 | ٧ | | V <sub>OH_S</sub> | Р | Slow, high level output voltage | $I_{OH} = -1.5 \text{ mA}$ | V <sub>DD_HV_IOx</sub> – 0.8 | _ | V | | V <sub>OL_M</sub> | Р | Medium, low level output voltage | I <sub>OL</sub> = 2 mA | _ | 0.5 | V | | V <sub>OH_M</sub> | Р | Medium, high level output voltage | I <sub>OH</sub> = -2 mA | V <sub>DD_HV_IOx</sub> – 0.8 | _ | V | | V <sub>OL_F</sub> | Р | Fast, low level output voltage | I <sub>OL</sub> = 1.5 mA | _ | 0.5 | ٧ | | V <sub>OH_F</sub> | Р | Fast, high level output voltage | $I_{OH} = -1.5 \text{ mA}$ | V <sub>DD_HV_IOx</sub> – 0.8 | _ | V | | V <sub>OL_SYM</sub> | Р | Symmetric, low level output voltage | I <sub>OL</sub> = 1.5 mA | _ | 0.5 | ٧ | | V <sub>OH_SYM</sub> | Р | Symmetric, high level output voltage | I <sub>OH</sub> = -1.5 mA | $V_{DD\_HV\_IOx} - 0.8$ | _ | ٧ | | 1 | Р | Equivalent pull-up current | $V_{IN} = V_{IL}$ | -130 | _ | | | I <sub>PU</sub> | | Equivalent pull-up current | $V_{IN} = V_{IH}$ | _ | -10 | μA | | | Р | Equivalent pull-down current | $V_{IN} = V_{IL}$ | 10 | _ | | | I <sub>PD</sub> | | Equivalent pull-down current | $V_{IN} = V_{IH}$ | _ | 130 | μA | | I <sub>IL</sub> | Р | Input leakage current (all bidirectional ports) | II $T_A = -40 \text{ to } 125 ^{\circ}\text{C}$ — 1 | | 1 | μA | | I <sub>IL</sub> | Р | Input leakage current (all ADC input-only ports) | I ADC $T_A = -40 \text{ to } 125 ^{\circ}\text{C}$ — 0.5 | | 0.5 | μA | | C <sub>IN</sub> | D | Input capacitance | _ | _ | 10 | pF | $<sup>1. \</sup>quad \text{These specifications are design targets and subject to change per device characterization.} \\$ <sup>2. &</sup>quot;SR" parameter values must not exceed the absolute maximum ratings shown in *Table 9*. | Symbol | С | | Parameter | Conditions | | Va | lue | Unit | | |-------------------------|----------|----------------|---------------------------------------------|----------------------------------------------------------------|----------------------------------------------------|--------|-------|-------|--| | Symbol | | | raiametei | Conditions | | Тур | Max | Oiiit | | | | | | RUN—Maximum mode <sup>(1)</sup> | | 40 MHz | 62 | 77 | | | | | Т | | | V <sub>DD_LV_CORx</sub> | 64 MHz | 71 | 89 | | | | | <b>'</b> | | RUN—Typical mode <sup>(2)</sup> | externally forced at 1.3 V | 40 MHz | 45 | 56 | | | | | | | HON—Typical mode | | 64 MHz | 53 | 66 | | | | I <sub>DD_LV_CORx</sub> | | | | RUN—Maximum mode <sup>(3)</sup> | V <sub>DD_LV_CORx</sub> externally forced at 1.3 V | 64 MHz | 60 | 75 | | | | Р | ent | HALT mode <sup>(4)</sup> | V <sub>DD_LV_CORx</sub> externally forced at 1.3 V | _ | 1.5 | 10 | | | | | | Supply current | STOP mode <sup>(5)</sup> | V <sub>DD_LV_CORx</sub> externally forced at 1.3 V | _ | 1 | 10 | mA | | | | | - | Flash during read on single mode | V <sub>DD_HV_FL</sub> at 3.3 V | _ | 8 | 10 | | | | I <sub>DD_FLASH</sub> | Т | | Flash during erase operation on single mode | V <sub>DD_HV_FL</sub> at 3.3 V | _ | 10 | 12 | | | | | | | ADC—Maximum mode <sup>(1)</sup> | | ADC_1 | 2.5 | 4 | | | | l | Т | | ADO—Iviaximum mode. | V <sub>DD_HV_ADC0</sub> at 3.3 V | ADC_0 | 2 | 4 | | | | I <sub>DD_ADC</sub> | ' | | ADC—Typical mode <sup>(2)</sup> | $V_{DD\_HV\_ADC1}$ at 3.3 V $f_{ADC} = 16 \text{ MHz}$ ADC_1 ( | 0.8 | 1 | | | | | | | | Abo—Typical filode( / | | ADC_0 | 0.005 | 0.006 | | | | I <sub>DD_OSC</sub> | Т | | Oscillator | V <sub>DD_OSC</sub> at 3.3 V | 8 MHz | 2.4 | 3 | | | Table 24. Supply current (3.3 V, NVUSRO[PAD3V5V] = 1) ### 3.10.4 Input DC electrical characteristics definition Figure 14 shows the DC electrical characteristics behavior as function of time. Maximum mode: FlexPWM, ADCs, CTU, DSPI, LINFlex, FlexCAN, 15 output pins, 1st and 2nd PLL enabled. I/O supply current excluded. <sup>2.</sup> Typical mode: DSPI, LINFlex, FlexCAN, 15 output pins, 1st PLL only. I/O supply current excluded. <sup>3.</sup> Code fetched from RAM, PLL\_0: 64 MHz system clock (x4 multiplier with 16 MHz XTAL), PLL\_1 is ON at PHI\_div2 = 120 MHz and PHI\_div3 = 80 MHz, auxiliary clock sources set that all peripherals receive maximum frequency, all peripherals enabled. <sup>4.</sup> Halt mode configurations: code fetched from RAM, code and data flash memories in low power mode, OSC/PLL\_0/PLL\_1 are OFF, core clock frozen, all peripherals are disabled. STOP "P" mode Device Under Test (DUT) configuration: code fetched from RAM, code and data flash memories OFF, OSC/PLL\_0/PLL\_1 are OFF, core clock frozen, all peripherals are disabled. Figure 14. Input DC electrical characteristics definition ### 3.10.5 I/O pad current specification The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a $V_{DD}/V_{SS}$ supply pair as described in *Table 25*. Table 25. I/O supply segment | | " o cabbiy | <u> </u> | | | | | | |---------|------------------|------------------|------------------|------------------|------------------|-------------------|------------------| | Package | | | S | Supply segmer | nt | | | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | LQFP144 | pin8 – pin20 | pin23 –<br>pin38 | pin39 –<br>pin55 | pin58 –<br>pin68 | pin73 –<br>pin89 | pin92 –<br>pin125 | pin128 –<br>pin5 | | LQFP100 | pin15 –<br>pin26 | pin27 –<br>pin38 | pin41 –<br>pin46 | pin51 –<br>pin61 | pin64 –<br>pin86 | pin89 –<br>pin10 | _ | Table 26 provides the weight of concurrent switching I/Os. In order to ensure device functionality, the sum of the weight of concurrent switching I/Os on a single segment should remain below 100%. Table 26. I/O weight | Pad | LQ | FP144 | LQFP100 | | | | |---------|-----------|-------------|-----------|-------------|--|--| | Fau | Weight 5V | Weight 3.3V | Weight 5V | Weight 3.3V | | | | NMI | 1% | 1% | 1% | 1% | | | | PAD[6] | 6% | 5% | 14% | 13% | | | | PAD[49] | 5% | 4% | 14% | 12% | | | | PAD[84] | 14% | 10% | _ | _ | | | Table 26. I/O weight (continued) | Pad | LQI | FP144 | LQFP100 | | | |---------|-----------|-------------|-----------|-------------|--| | Pau | Weight 5V | Weight 3.3V | Weight 5V | Weight 3.3V | | | PAD[85] | 9% | 7% | _ | _ | | | PAD[86] | 9% | 6% | _ | _ | | | MODO[0] | 12% | 8% | _ | _ | | | PAD[7] | 4% | 4% | 11% | 10% | | | PAD[36] | 5% | 4% | 11% | 9% | | | PAD[8] | 5% | 4% | 10% | 9% | | | PAD[37] | 5% | 4% | 10% | 9% | | | PAD[5] | 5% | 4% | 9% | 8% | | | PAD[39] | 5% | 4% | 9% | 8% | | | PAD[35] | 5% | 4% | 8% | 7% | | | PAD[87] | 12% | 9% | _ | _ | | | PAD[88] | 9% | 6% | _ | _ | | | PAD[89] | 10% | 7% | _ | _ | | | PAD[90] | 15% | 11% | _ | _ | | | PAD[91] | 6% | 5% | _ | _ | | | PAD[57] | 8% | 7% | 8% | 7% | | | PAD[56] | 13% | 11% | 13% | 11% | | | PAD[53] | 14% | 12% | 14% | 12% | | | PAD[54] | 15% | 13% | 15% | 13% | | | PAD[55] | 25% | 22% | 25% | 22% | | | PAD[96] | 27% | 24% | _ | _ | | | PAD[65] | 1% | 1% | 1% | 1% | | | PAD[67] | 1% | 1% | _ | _ | | | PAD[33] | 1% | 1% | 1% | 1% | | | PAD[68] | 1% | 1% | _ | _ | | | PAD[23] | 1% | 1% | 1% | 1% | | | PAD[69] | 1% | 1% | _ | _ | | | PAD[34] | 1% | 1% | 1% | 1% | | | PAD[70] | 1% | 1% | _ | _ | | | PAD[24] | 1% | 1% | 1% | 1% | | | PAD[71] | 1% | 1% | _ | _ | | | PAD[66] | 1% | 1% | 1% | 1% | | | PAD[25] | 1% | 1% | 1% | 1% | | Table 26. I/O weight (continued) | Ded | LQ | FP144 | LQFP100 | | | |----------|-----------|-------------|-----------|-------------|--| | Pad | Weight 5V | Weight 3.3V | Weight 5V | Weight 3.3V | | | PAD[26] | 1% | 1% | 1% | 1% | | | PAD[27] | 1% | 1% | 1% | 1% | | | PAD[28] | 1% | 1% | 1% | 1% | | | PAD[63] | 1% | 1% | 1% | 1% | | | PAD[72] | 1% | 1% | _ | _ | | | PAD[29] | 1% | 1% | 1% | 1% | | | PAD[73] | 1% | 1% | _ | _ | | | PAD[31] | 1% | 1% | 1% | 1% | | | PAD[74] | 1% | 1% | _ | _ | | | PAD[30] | 1% | 1% | 1% | 1% | | | PAD[75] | 1% | 1% | _ | _ | | | PAD[32] | 1% | 1% | 1% | 1% | | | PAD[76] | 1% | 1% | _ | _ | | | PAD[64] | 1% | 1% | 1% | 1% | | | PAD[0] | 23% | 20% | 23% | 20% | | | PAD[1] | 21% | 18% | 21% | 18% | | | PAD[107] | 20% | 17% | _ | _ | | | PAD[58] | 19% | 16% | 19% | 16% | | | PAD[106] | 18% | 16% | _ | _ | | | PAD[59] | 17% | 15% | 17% | 15% | | | PAD[105] | 16% | 14% | _ | _ | | | PAD[43] | 15% | 13% | 15% | 13% | | | PAD[104] | 14% | 13% | _ | _ | | | PAD[44] | 13% | 12% | 13% | 12% | | | PAD[103] | 12% | 11% | _ | _ | | | PAD[2] | 11% | 10% | 11% | 10% | | | PAD[101] | 11% | 9% | _ | _ | | | PAD[21] | 10% | 8% | 10% | 8% | | | TMS | 1% | 1% | 1% | 1% | | | TCK | 1% | 1% | 1% | 1% | | | PAD[20] | 16% | 11% | 16% | 11% | | | PAD[3] | 4% | 3% | 4% | 3% | | | PAD[61] | 9% | 8% | 9% | 8% | | Table 26. I/O weight (continued) | Pad | LQI | FP144 | LQFP100 | | | |----------|-----------|-------------|-----------|-------------|--| | Pau | Weight 5V | Weight 3.3V | Weight 5V | Weight 3.3V | | | PAD[102] | 11% | 10% | _ | _ | | | PAD[60] | 11% | 10% | 11% | 10% | | | PAD[100] | 12% | 10% | _ | _ | | | PAD[45] | 12% | 10% | 12% | 10% | | | PAD[98] | 12% | 11% | _ | _ | | | PAD[46] | 12% | 11% | 12% | 11% | | | PAD[99] | 13% | 11% | _ | _ | | | PAD[62] | 13% | 11% | 13% | 11% | | | PAD[92] | 13% | 12% | _ | _ | | | VPP_TEST | 1% | 1% | 1% | 1% | | | PAD[4] | 14% | 12% | 14% | 12% | | | PAD[16] | 13% | 12% | 13% | 12% | | | PAD[17] | 13% | 11% | 13% | 11% | | | PAD[42] | 13% | 11% | 13% | 11% | | | PAD[93] | 12% | 11% | _ | _ | | | PAD[95] | 12% | 11% | _ | _ | | | PAD[18] | 12% | 10% | 12% | 10% | | | PAD[94] | 11% | 10% | _ | _ | | | PAD[19] | 11% | 10% | 11% | 10% | | | PAD[77] | 10% | 9% | _ | _ | | | PAD[10] | 10% | 9% | 10% | 9% | | | PAD[78] | 9% | 8% | _ | _ | | | PAD[11] | 9% | 8% | 9% | 8% | | | PAD[79] | 8% | 7% | _ | _ | | | PAD[12] | 7% | 7% | 7% | 7% | | | PAD[41] | 7% | 6% | 7% | 6% | | | PAD[47] | 5% | 4% | 5% | 4% | | | PAD[48] | 4% | 4% | 4% | 4% | | | PAD[51] | 4% | 4% | 4% | 4% | | | PAD[52] | 5% | 4% | 5% | 4% | | | PAD[40] | 5% | 5% | 6% | 5% | | | PAD[80] | 9% | 8% | _ | _ | | | PAD[9] | 10% | 9% | 11% | 10% | | LQFP144 LQFP100 Pad Weight 5V Weight 3.3V Weight 5V Weight 3.3V PAD[81] 10% 9% PAD[13] 10% 9% 12% 11% PAD[82] 10% 9% PAD[22] 10% 9% 13% 12% PAD[83] 10% 9% PAD[50] 10% 9% 14% 12% PAD[97] 10% 9% PAD[38] 10% 9% 14% 13% PAD[14] 9% 8% 14% 13% 9% 8% 15% 13% PAD[15] Table 26. I/O weight (continued) ### 3.11 Main oscillator electrical characteristics The SPC560P44Lx, SPC560P50Lx provides an oscillator/resonator driver. Table 27. Main oscillator output electrical characteristics (5.0 V, NVUSRO[PAD3V5V] = 0) | Symbol | | С | Parameter | Val | Unit | | |------------------|--------|---|-----------------------------------|-----|------|------| | Syllid | Symbol | | Min | Max | Onit | | | f <sub>OSC</sub> | SR | _ | Oscillator frequency | 4 | 40 | MHz | | g <sub>m</sub> | _ | Р | Transconductance | 6.5 | 25 | mA/V | | V <sub>OSC</sub> | _ | Т | Oscillation amplitude on XTAL pin | 1 | _ | ٧ | | toscsu | _ | Т | Start-up time <sup>(1)(2)</sup> | 8 | _ | ms | The start-up time is dependent upon crystal characteristics, board leakage, etc., high ESR and excessive capacitive loads can cause long start-up time. Table 28. Main oscillator output electrical characteristics (3.3 V, NVUSRO[PAD3V5V] = 1) | Symbol | | _ | Parameter | Va | lue | Unit | |------------------|-----------------|---|-----------------------------------|-----|------|------| | Syllid | bol C Parameter | | Min | Max | Onit | | | f <sub>OSC</sub> | SR | _ | Oscillator frequency | 4 | 40 | MHz | | 9 <sub>m</sub> | _ | Р | Transconductance | 4 | 20 | mA/V | | V <sub>OSC</sub> | _ | Т | Oscillation amplitude on XTAL pin | 1 | _ | ٧ | | toscsu | _ | Т | Start-up time <sup>(1)(2)</sup> | 8 | _ | ms | The start-up time is dependent upon crystal characteristics, board leakage, etc., high ESR and excessive capacitive loads can cause long start-up time. <sup>2.</sup> Value captured when amplitude reaches 90% of XTAL Doc ID 14723 Rev 7 80/116 <sup>2.</sup> Value captured when amplitude reaches 90% of XTAL Table 29. Input clock characteristics | Symbol | | Parameter | | Value | | Unit | |-------------------|----|--------------------------|------|-------|------|------| | | | Farameter | Min | Тур | Max | Oill | | fosc | SR | Oscillator frequency | 4 | _ | 40 | MHz | | f <sub>CLK</sub> | SR | Frequency in bypass | _ | _ | 64 | MHz | | t <sub>rCLK</sub> | SR | Rise/fall time in bypass | _ | _ | 1 | ns | | t <sub>DC</sub> | SR | Duty cycle | 47.5 | 50 | 52.5 | % | # 3.12 FMPLL electrical characteristics Table 30. FMPLL electrical characteristics | Cymhal | С | Parar | | Conditions <sup>(1)</sup> | Va | lue | Unit | |--------------------------------------------------|---|----------------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------|-------|----------------------|-----------------------| | Symbol | | Parai | neter | Conditions | Min | Max | Unit | | f <sub>ref_crystal</sub><br>f <sub>ref_ext</sub> | D | PLL reference freque | ncy range <sup>(2)</sup> | Crystal reference | 4 | 40 | MHz | | f <sub>PLLIN</sub> | D | Phase detector input (after pre-divider) | frequency range | _ | 4 | 16 | MHz | | f <sub>FMPLLOUT</sub> | D | Clock frequency rang | e in normal mode | _ | 16 | 120 | MHz | | f <sub>FREE</sub> | Р | Free-running frequen | су | Measured using clock division — typically /16 | 20 | 150 | MHz | | t <sub>CYC</sub> | D | System clock period | | _ | _ | 1 / f <sub>SYS</sub> | ns | | f <sub>LORL</sub> | 7 | Loss of reference free | ruonav window(3) | Lower limit | 1.6 | 3.7 | MHz | | f <sub>LORH</sub> | | Loss of reference free | quency windows | Upper limit | 24 | 56 | IVITZ | | f <sub>SCM</sub> | D | Self-clocked mode fre | equency <sup>(4)(5)</sup> | _ | 20 | 150 | MHz | | | | | Short-term jitter <sup>(10)</sup> | f <sub>SYS</sub> maximum | -4 | 4 | % f <sub>CLKOUT</sub> | | C <sub>JITTER</sub> | Т | CLKOUT period jitter <sup>(6)(7)(8)(9)</sup> | Long-term jitter<br>(avg. over 2 ms<br>interval) | f <sub>PLLIN</sub> = 16 MHz<br>(resonator), f <sub>PLLCLK</sub> at<br>64 MHz, 4000 cycles | _ | 10 | ns | | t <sub>lpll</sub> | D | PLL lock time (11)(12) | | _ | _ | 200 | μs | | t <sub>dc</sub> | D | Duty cycle of reference | ce | _ | 40 | 60 | % | | f <sub>LCK</sub> | D | Frequency LOCK ran | ge | _ | -6 | 6 | % f <sub>SYS</sub> | | f <sub>UL</sub> | D | Frequency un-LOCK | range | _ | -18 | 18 | % f <sub>SYS</sub> | | f <sub>CS</sub> | D | Modulation donth | | Center spread | ±0.25 | ±4.0 <sup>(13)</sup> | 0/ <b>f</b> | | f <sub>DS</sub> | | Modulation depth | | Down spread | | -8.0 | % f <sub>SYS</sub> | | f <sub>MOD</sub> | D | Modulation frequency | ,(14) | _ | _ | 70 | kHz | <sup>1.</sup> $V_{DD\_LV\_CORx}$ = 1.2 V ±10%; $V_{SS}$ = 0 V; $T_A$ = -40 to 125 °C, unless otherwise specified <sup>2.</sup> Considering operation with PLL not bypassed <sup>3. &</sup>quot;Loss of Reference Frequency" window is the reference frequency range outside of which the PLL is in self-clocked mode. - Self-clocked mode frequency is the frequency that the PLL operates at when the reference frequency falls outside the f<sub>LOR</sub> window. - f<sub>VCQ</sub> self clock range is 20–150 MHz. f<sub>SCM</sub> represents f<sub>SYS</sub> after PLL output divider (ERFD) of 2 through 16 in enhanced mode. - 6. This value is determined by the crystal manufacturer and board design. - 7. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>SYS</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DDPLL</sub> and V<sub>SSPLL</sub> and variation in crystal oscillator frequency increase the C<sub>JITTER</sub> percentage for a given interval. - 8. Proper PC board layout procedures must be followed to achieve specifications. - Values are with frequency modulation disabled. If frequency modulation is enabled, jitter is the sum of C<sub>JITTER</sub> and either f<sub>CS</sub> or f<sub>DS</sub> (depending on whether center spread or down spread modulation is enabled). - 10. Short term jitter is measured on the clock rising edge at cycle n and cycle n+4. - 11. This value is determined by the crystal manufacturer and board design. For 4 MHz to 20 MHz crystals specified for this PLL, load capacitors should not exceed these limits. - 12. This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits in the synthesizer control register (SYNCR). - 13. This value is true when operating at frequencies above 60 MHz, otherwise f<sub>CS</sub> is 2% (above 64 MHz). - 14. Modulation depth will be attenuated from depth setting when operating at modulation frequencies above 50 kHz. ### 3.13 16 MHz RC oscillator electrical characteristics Table 31. 16 MHz RC oscillator electrical characteristics | Symbol | _ | Parameter | Conditions | | | Unit | | |-----------------------|---|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------|-----|------|-------| | Symbol C | | raiametei | Conditions | Min | Тур | Max | Oilit | | f <sub>RC</sub> | Р | RC oscillator frequency | T <sub>A</sub> = 25 °C | | 16 | | MHz | | $\Delta_{\sf RCMVAR}$ | Р | Fast internal RC oscillator variation over temperature and supply with respect to $f_{RC}$ at $T_A$ = 25 °C in high-frequency configuration | 1 | <b>–</b> 5 | - | 5 | % | | $\Delta_{RCMTRIM}$ | Т | Post Trim Accuracy: The variation of the PTF <sup>(1)</sup> from the 16 MHz | T <sub>A</sub> = 25 °C | -1 | _ | 1 | % | | $\Delta_{RCMSTEP}$ | Т | Fast internal RC oscillator trimming step | T <sub>A</sub> = 25 °C | _ | 1.6 | _ | % | <sup>1.</sup> PTF = Post Trimming Frequency: The frequency of the output clock after trimming at typical supply voltage and temperature # 3.14 Analog-to-digital converter (ADC) electrical characteristics The device provides a 10-bit successive approximation register (SAR) analog-to-digital converter. #### Figure 15. ADC characteristics and error definitions #### 3.14.1 Input impedance and ADC accuracy To preserve the accuracy of the A/D converter, it is necessary that analog input pins have low AC impedance. Placing a capacitor with good high frequency characteristics at the input pin of the device can be effective: the capacitor should be as large as possible, ideally infinite. This capacitor contributes to attenuating the noise present on the input pin; further, it sources charge during the sampling phase, when the analog signal source is a high-impedance source. A real filter can typically be obtained by using a series resistance with a capacitor on the input pin (simple RC filter). The RC filtering may be limited according to the source impedance value of the transducer or circuit supplying the analog signal to be measured. The filter at the input pins must be designed taking into account the dynamic characteristics of the input signal (bandwidth) and the equivalent input impedance of the ADC itself. In fact a current sink contributor is represented by the charge sharing effects with the sampling capacitance: $C_S$ being substantially a switched capacitance, with a frequency equal to the ADC conversion rate, it can be seen as a resistive path to ground. For instance, assuming a conversion rate of 1 MHz, with $C_S$ equal to 3 pF, a resistance of 330 k $\Omega$ is obtained ( $R_{EQ}$ = 1 / (fc × $C_S$ ), where fc represents the conversion rate at the considered channel). To minimize the error induced by the voltage partitioning between this resistance (sampled voltage on $C_S$ ) and the sum of $R_S$ + $R_F$ + $R_L$ + $R_{SW}$ + $R_{AD}$ , the external circuit must be designed to respect the *Equation 4*: #### **Equation 4** $$V_A \bullet \frac{R_S + R_F + R_L + R_{SW} + R_{AD}}{R_{EO}} < \frac{1}{2}LSB$$ *Equation 4* generates a constraint for external network design, in particular on resistive path. Internal switch resistances ( $R_{SW}$ and $R_{AD}$ ) can be neglected with respect to external resistances. Figure 16. Input equivalent circuit A second aspect involving the capacitance network shall be considered. Assuming the three capacitances $C_F$ , $C_{P1}$ and $C_{P2}$ are initially charged at the source voltage $V_A$ (refer to the equivalent circuit reported in *Figure 16*): A charge sharing phenomenon is installed when the sampling phase is started (A/D switch closed). 577 Voltage Transient on $C_S$ $V_{A_2}$ $V_{A_2}$ $V_{A_3}$ $V_{A_4}$ $V_{A_2}$ $V_{A_1}$ $V_{A_1}$ $V_{A_1}$ $V_{A_2}$ $V_{A_1}$ $V_{A_2}$ $V_{A_3}$ $V_{A_4}$ $V_{A_5}$ $V_{A_1}$ $V_{A_1}$ $V_{A_1}$ $V_{A_2}$ $V_{A_1}$ $V_{A_2}$ $V_{A_3}$ $V_{A_4}$ $V_{A_4}$ $V_{A_5}$ Figure 17. Transient behavior during sampling phase In particular two different transient periods can be distinguished: A first and quick charge transfer from the internal capacitance C<sub>P1</sub> and C<sub>P2</sub> to the sampling capacitance C<sub>S</sub> occurs (C<sub>S</sub> is supposed initially completely discharged): considering a worst case (since the time constant in reality would be faster) in which C<sub>P2</sub> is reported in parallel to C<sub>P1</sub> (call C<sub>P</sub> = C<sub>P1</sub> + C<sub>P2</sub>), the two capacitances C<sub>P</sub> and C<sub>S</sub> are in series, and the time constant is #### **Equation 5** $$\tau_1 = (R_{SW} + R_{AD}) \bullet \frac{C_P \bullet C_S}{C_P + C_S}$$ Equation 5 can again be simplified considering only $C_S$ as an additional worst condition. In reality, the transient is faster, but the A/D converter circuitry has been designed to be robust also in the very worst case: the sampling time $T_S$ is always much longer than the internal time constant: #### **Equation 6** $$\tau_1 < (R_{SW} + R_{AD}) \bullet C_S \ll T_S$$ The charge of $C_{P1}$ and $C_{P2}$ is redistributed also on $C_S$ , determining a new value of the voltage $V_{A1}$ on the capacitance according to *Equation 7*: #### **Equation 7** $$\mathbf{V_{A1}} \bullet (\mathbf{C_S} + \mathbf{C_{P1}} + \mathbf{C_{P2}}) = \mathbf{V_A} \bullet (\mathbf{C_{P1}} + \mathbf{C_{P2}})$$ A second charge transfer involves also C<sub>F</sub> (that is typically bigger than the on-chip capacitance) through the resistance R<sub>L</sub>: again considering the worst case in which C<sub>P2</sub> and C<sub>S</sub> were in parallel to C<sub>P1</sub> (since the time constant in reality would be faster), the time constant is: #### **Equation 8** $$\tau_2 < R_L \bullet (C_S + C_{P1} + C_{P2})$$ In this case, the time constant depends on the external circuit: in particular imposing that the transient is completed well before the end of sampling time $T_S$ , a constraints on $R_L$ sizing is obtained: #### **Equation 9** $$10 \bullet \tau_2 = 10 \bullet R_L \bullet (C_S + C_{P1} + C_{P2}) < T_S$$ Of course, $R_L$ shall be sized also according to the current limitation constraints, in combination with $R_S$ (source impedance) and $R_F$ (filter resistance). Being $C_F$ definitively bigger than $C_{P1}$ , $C_{P2}$ and $C_S$ , then the final voltage $V_{A2}$ (at the end of the charge transfer transient) will be much higher than $V_{A1}$ . Equation 10 must be respected (charge balance assuming now $C_S$ already charged at $V_{A1}$ ): #### **Equation 10** $$V_{A2} \bullet (C_S + C_{P1} + C_{P2} + C_F) = V_A \bullet C_F + V_{A1} \bullet (C_{P1} + C_{P2} + C_S)$$ The two transients above are not influenced by the voltage source that, due to the presence of the $R_FC_F$ filter, is not able to provide the extra charge to compensate the voltage drop on $C_S$ with respect to the ideal source $V_A$ ; the time constant $R_FC_F$ of the filter is very high with respect to the sampling time $(T_S)$ . The filter is typically designed to act as anti-aliasing. Figure 18. Spectral representation of input signal Calling $f_0$ the bandwidth of the source signal (and as a consequence the cut-off frequency of the anti-aliasing filter, $f_F$ ), according to the Nyquist theorem the conversion rate $f_C$ must be at least $2f_0$ ; it means that the constant time of the filter is greater than or at least equal to twice the conversion period $(T_C)$ . Again the conversion period $T_C$ is longer than the sampling time $T_S$ , which is just a portion of it, even when fixed channel continuous conversion mode is selected (fastest conversion rate at a specific channel): in conclusion it is evident that the time constant of the filter $R_F C_F$ is definitively much higher than the sampling time $T_S$ , so the 57 charge level on $C_S$ cannot be modified by the analog signal source during the time in which the sampling switch is closed. The considerations above lead to impose new constraints on the external circuit, to reduce the accuracy error due to the voltage drop on $C_S$ ; from the two charge balance equations above, it is simple to derive *Equation 11* between the ideal and real sampled voltage on $C_S$ : #### **Equation 11** $$\frac{V_A}{V_{A2}} = \frac{C_{P1} + C_{P2} + C_F}{C_{P1} + C_{P2} + C_F + C_S}$$ From this formula, in the worst case (when $V_A$ is maximum, that is for instance 5 V), assuming to accept a maximum error of half a count, a constraint is evident on $C_F$ value: #### **Equation 12** $$C_F > 2048 \bullet C_S$$ ### 3.14.2 ADC conversion characteristics Table 32. ADC conversion characteristics | Cymah | - | С | Parameter | Conditions <sup>(1)</sup> | | Value | | Unit | |---------------------------------|----|---|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------|-------|------|------| | Symbo | OI | C | Parameter | Conditions | Min | Тур | Max | Unit | | f <sub>CK</sub> | SR | _ | ADC clock frequency (depends on ADC configuration) (The duty cycle depends on AD_clk <sup>(2)</sup> frequency) | _ | 3 <sup>(3)</sup> | - | 60 | MHz | | f <sub>s</sub> | SR | _ | Sampling frequency | _ | 1 | 1 | 1.53 | MHz | | t | | D | Sample time <sup>(4)</sup> | f <sub>ADC</sub> = 20 MHz, INPSAMP = 3 | 125 | 1 | _ | ns | | t <sub>ADC_S</sub> | | נ | Cample time | f <sub>ADC</sub> = 9 MHz, INPSAMP = 255 | 1 | 1 | 28.2 | μs | | t <sub>ADC_C</sub> | | Р | Conversion time <sup>(5)</sup> | $f_{ADC} = 20 \text{ MHz}^{(6)}, \text{ INPCMP} = 1$ | 0.650 | _ | _ | μs | | t <sub>ADC_PU</sub> | SR | | ADC power-up delay (time needed for ADC to settle exiting from software power down; PWDN bit = 0) | _ | 1 | | 1.5 | μs | | C <sub>S</sub> <sup>(7)</sup> | _ | D | ADC input sampling capacitance | _ | _ | _ | 2.5 | pF | | C <sub>P1</sub> <sup>(7)</sup> | _ | D | ADC input pin capacitance 1 | _ | _ | _ | 3 | pF | | C <sub>P2</sub> <sup>(7)</sup> | _ | D | ADC input pin capacitance 2 | _ | _ | _ | 1 | pF | | R <sub>SW1</sub> <sup>(7)</sup> | | D | Internal resistance of analog | V <sub>DD_HV_ADC</sub> = 5 V ± 10% | _ | _ | 0.6 | kΩ | | ''SW1`' | | ט | source | V <sub>DD_HV_ADC</sub> = 3.3 V ± 10% | _ | _ | 3 | kΩ | | R <sub>AD</sub> <sup>(7)</sup> | _ | D | Internal resistance of analog source | _ | _ | _ | 2 | kΩ | Table 32. ADC conversion characteristics (continued) | Symb | ٦ | С | Parameter | Conditions <sup>(1)</sup> | | Value | | Unit | |------------------|----|---|--------------------------------------------------|------------------------------------------------------------------------------------------------|------------|-------|-----|-------| | Зупів | Sy | | Tarameter Solidations | | Min | Тур | Max | Oilit | | I <sub>INJ</sub> | _ | Т | Input current injection | Current injection on one ADC input, different from the converted one. Remains within TUE spec. | <i>–</i> 5 | _ | 5 | mA | | INL | СС | Р | Integral non-linearity No overload | | -1.5 | _ | 1.5 | LSB | | DNL | СС | Р | Differential non-linearity | No overload | -1.0 | _ | 1.0 | LSB | | OSE | СС | Т | Offset error | _ | _ | ±1 | _ | LSB | | GE | СС | Т | Gain error | _ | _ | ±1 | _ | LSB | | TUE | СС | Р | Total unadjusted error without current injection | | -2.5 | _ | 2.5 | LSB | | TUE | СС | Т | T Total unadjusted error with current injection | | -3 | _ | 3 | LSB | - 1. $V_{DD} = 3.3 \text{ V}$ to 3.6 V / 4.5 V to 5.5 V, $T_A = -40 ^{\circ}\text{C}$ to $T_{A \text{ MAX}}$ , unless otherwise specified and analog input voltage from $V_{SS\_HV\_ADCx}$ to $V_{DD\_HV\_ADCx}$ . - 2. AD\_clk clock is always half of the ADC module input clock defined via the auxiliary clock divider for the ADC. - 3. When configured to allow 60 MHz ADC, the minimum ADC clock speed is 9 MHz, below which precision is lost. - 4. During the sample time the input capacitance CS can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>ADC\_S</sub>. After the end of the sample time t<sub>ADC\_S</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sample clock t<sub>ADC\_S</sub> depend on programming. - 5. This parameter includes the sample time $t_{ADC\_S}$ . - 6. 20 MHz ADC clock. Specific prescaler is programmed on MC\_PLL\_CLK to provide 20 MHz clock to the ADC. - 7. See Figure 16. # 3.15 Flash memory electrical characteristics Table 33. Program and erase specifications | | | | | Value | ) | | | |--------------------------|---|---------------------------------------------------|-----|------------------------|-------------------------------|--------------------|------| | Symbol | С | Parameter | Min | Typical <sup>(1)</sup> | Initial<br>max <sup>(2)</sup> | Max <sup>(3)</sup> | Unit | | T <sub>dwprogram</sub> | Ρ | Double Word (64 bits) Program Time <sup>(4)</sup> | _ | 22 | 50 | 500 | μs | | т | Р | Bank Program (512 KB) <sup>(4)(5)</sup> | _ | 1.45 | 1.65 | 33 | s | | T <sub>BKPRG</sub> | Р | Bank Program (64 KB) <sup>(4)(5)</sup> | _ | 0.18 | 0.21 | 4.10 | S | | T <sub>16kpperase</sub> | Р | 16 KB Block Pre-program and Erase Time | _ | 300 | 500 | 5000 | ms | | T <sub>32kpperase</sub> | Р | 32 KB Block Pre-program and Erase Time | _ | 400 | 600 | 5000 | ms | | T <sub>128kpperase</sub> | Р | 128 KB Block Pre-program and Erase Time | _ | 800 | 1300 | 7500 | ms | <sup>1.</sup> Typical program and erase times assume nominal supply values and operation at 25 °C. All times are subject to change pending device characterization. 5/ Doc ID 14723 Rev 7 88/116 <sup>2.</sup> Initial factory condition: < 100 program/erase cycles, 25 °C, typical supply voltage. <sup>3.</sup> The maximum program and erase times occur after the specified number of program/erase cycles. These maximum values are characterized but not guaranteed. - 4. Actual hardware programming times. This does not include software overhead. - 5. Typical Bank programming time assumes that all cells are programmed in a single pulse. In reality some cells will require more than one pulse, adding a small overhead to total bank programming time (see Initial Max column). Table 34. Flash memory module life | Symbol | С | Parameter | Conditions | Val | ue | Unit | |-----------|---|-------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------|--------|--------| | Symbol | ) | r al allielei | Conditions | Min | Тур | Ollit | | P/E | С | Number of program/erase cycles per block for 16 KB blocks over the operating temperature range (T <sub>J</sub> ) | _ | 100000 | _ | cycles | | P/E | С | Number of program/erase cycles per block for 32 KB blocks over the operating temperature range (T <sub>J</sub> ) | _ | 10000 | 100000 | cycles | | P/E | С | Number of program/erase cycles per block<br>for 128 KB blocks over the operating<br>temperature range (T <sub>J</sub> ) | _ | 1000 | 100000 | cycles | | | | | Blocks with 0–1000 P/E cycles | 20 | | years | | Retention | С | Minimum data retention at 85 °C average ambient temperature <sup>(1)</sup> | Blocks with 10000 P/E cycles | 10 | | years | | | | | Blocks with 100000 P/E cycles | 5 | _ | years | Ambient temperature averaged over duration of application, not to exceed recommended product operating temperature range. Table 35. Flash memory read access timing | Symbol | С | Parameter | Conditions <sup>(1)</sup> | Max value | Unit | |--------|---|----------------------------------------------|---------------------------|-----------|---------| | f | | Maximum working frequency at given number of | 2 wait states | 66 | MHz | | 'max | C | wait states in worst conditions | 0 wait states | 18 | IVII IZ | <sup>1.</sup> $V_{DD}$ = 3.3 V ± 10% / 5.0 V ± 10%, $T_A$ = -40 to 125 °C, unless otherwise specified # 3.16 AC specifications # 3.16.1 Pad AC specifications Table 36. Output pin transition times | Cyrondo | اء | С | Parameter | 0. | onditions <sup>(1)</sup> | | Value | , | Unit | |---------------------------------|----|---|-------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------|-----|-------|------|------| | Symb | ЮІ | C | Parameter | | onations | Min | Тур | Max | Unit | | | | D | | C <sub>L</sub> = 25 pF | | _ | _ | 50 | | | | | Т | $C_L = 50 \text{ pF}$ $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | | | | | 100 | | | | СС | D | Carpar manerian amo Carpar pin | C <sub>L</sub> = 100 pF | | _ | _ | 125 | ne | | t <sub>tr</sub> | | D | SLOW configuration | C <sub>L</sub> = 25 pF | | _ | _ | 40 | ns | | | | Т | | C <sub>L</sub> = 50 pF | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | _ | _ | 50 | | | | | D | | C <sub>L</sub> = 100 pF | | _ | _ | 75 | | | | | D | $C_L = 25 \text{ pF}$ $V_{DD} = 5.0 \text{ V} \pm 10\%$ | | _ | _ | 10 | | | | | | Т | | C <sub>L</sub> = 50 pF | PAD3V5V = 0 | _ | _ | 20 | | | | СС | D | Output transition time output pin <sup>(2)</sup> | C <sub>L</sub> = 100 pF | SIUL.PCRx.SRC = 1 | _ | _ | 40 | | | t <sub>tr</sub> | | D | MEDIUM configuration | C <sub>L</sub> = 25 pF | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | _ | _ | 12 | ns | | | | Т | | C <sub>L</sub> = 50 pF | | _ | _ | - 25 | | | | | D | | $C_L = 100 \text{ pF}$ SIUL.PCRx.SRC = 1 | | _ | _ | 40 | | | | | | | C <sub>L</sub> = 25 pF | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _ | _ | 4 | | | | | | | C <sub>L</sub> = 50 pF | PAD3V5V = 0 | _ | _ | 6 | | | | СС | ח | Output transition time output pin <sup>(2)</sup> | C <sub>L</sub> = 100 pF | SIUL.PCRx.SRC = 1 | _ | _ | 12 | ns | | t <sub>tr</sub> | | | FAST configuration | C <sub>L</sub> = 25 pF | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | _ | _ | 4 | 113 | | | | | | C <sub>L</sub> = 50 pF | PAD3V5V = 1 | _ | _ | 7 | | | | | | | | SIUL.PCRx.SRC = 1 | _ | _ | 12 | | | t <sub>SYM</sub> <sup>(3)</sup> | СС | Т | Symmetric transition time, same drive | same drive $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | | _ | _ | 4 | ns | | 'SYM` | | ' | strength between N and P transistor | V <sub>DD</sub> = 3.3 V : | ± 10%, PAD3V5V = 1 | _ | _ | 5 | 110 | <sup>1.</sup> $V_{DD} = 3.3 \text{ V} \pm 10\% / 5.0 \text{ V} \pm 10\%$ , $T_A = -40 \text{ °C to } T_{A \text{ MAX}}$ , unless otherwise specified <sup>2.</sup> $C_L$ includes device and package capacitances ( $C_{PKG}$ < 5 pF). <sup>3.</sup> Transition timing of both positive and negative slopes will differ maximum 50% $V_{DD\_HV\_IOx}/2$ Pad Data Input Falling Edge Output Rising Edge Output Delay Delay – V<sub>OH</sub> Pad Output Figure 19. Pad output delay #### 3.17 **AC** timing characteristics #### **RESET** pin characteristics 3.17.1 The SPC560P44Lx, SPC560P50Lx implements a dedicated bidirectional RESET pin. Figure 21. Noise filtering on reset signal Table 37. RESET electrical characteristics | Symb | al. | С | Parameter | Conditions <sup>(1)</sup> | | Value | | Unit | |------------------|------|---------------|-----------------------------------------|-------------------------------------------------------------------------------------------------|---------------------|-------|----------------------|-------| | Syllib | OI . | C Parameter C | | Conditions | Min | Тур | Max | Oilli | | V <sub>IH</sub> | SR | Р | Input High Level CMOS (Schmitt Trigger) | | 0.65V <sub>DD</sub> | l | V <sub>DD</sub> +0.4 | V | | V <sub>IL</sub> | SR | Р | Input low Level CMOS (Schmitt Trigger) | _ | -0.4 | _ | 0.35V <sub>DD</sub> | V | | V <sub>HYS</sub> | СС | С | Input hysteresis CMOS (Schmitt Trigger) | _ | 0.1V <sub>DD</sub> | _ | _ | V | | | | | | Push Pull, $I_{OL} = 2mA$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = 0<br>(recommended) | _ | _ | 0.1V <sub>DD</sub> | | | V <sub>OL</sub> | L CC | | Output low level | Push Pull, $I_{OL} = 1mA$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = $1^{(2)}$ | _ | _ | 0.1V <sub>DD</sub> | V | | | | | | Push Pull, $I_{OL} = 1mA$ ,<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ , PAD3V5V = 1<br>(recommended) | _ | _ | 0.5 | | Table 37. RESET electrical characteristics (continued) | Cumb | -1 | С | Davamatav | Conditions <sup>(1)</sup> | | Value | | l lmit | | |---------------------|----|---|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|-------|-----|--------|--| | Symb | OI | C | Parameter | Conditions | Min | Тур | Max | Unit | | | | | | | $C_L = 25pF,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 10 | | | | | | | | $C_L = 50 pF,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 20 | | | | | СС | 7 | Output transition time output pin <sup>(3)</sup> | $C_L = 100pF,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 40 | ns | | | t <sub>tr</sub> | | ט | EDIUM configuration | $C_L = 25pF,$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 12 | 115 | | | | | | | $C_L = 50 pF,$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | - | 25 | | | | | | | | $C_L = 100pF,$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | - | 40 | | | | W <sub>FRST</sub> | SR | Р | RESET input filtered pulse | _ | _ | - | 40 | ns | | | W <sub>NFRST</sub> | SR | Р | RESET input not filtered pulse | _ | 500 | _ | _ | ns | | | t <sub>POR</sub> | СС | D | Maximum delay before internal reset is released after all V <sub>DD_HV</sub> reach nominal supply | Monotonic V <sub>DD_HV</sub> supply ramp | _ | | 1 | ms | | | | | | | V <sub>DD</sub> = 3.3 V ± 10%, PAD3V5V = 1 | 10 | | 150 | | | | II <sub>WPU</sub> I | СС | Р | Weak pull-up current absolute value | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | 10 | _ | 150 | μΑ | | | IIWPUI 00 | | | absolute value | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^{(4)}$ | 10 | _ | 250 | | | <sup>1.</sup> $V_{DD}$ = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, $T_{A}$ = -40 °C to $T_{A~MAX}$ , unless otherwise specified ## 3.17.2 IEEE 1149.1 interface timing Table 38. JTAG pin AC electrical characteristics | No. | Symbol | | • | Parameter | Conditions | Va | lue | Unit | |-----|---------------------------------------|----|-------------------|---------------------------------------------------------------|------------|-----|-----|------| | NO. | | | ymbol C Parameter | | Conditions | Min | Max | Oill | | 1 | t <sub>JCYC</sub> | СС | D | TCK cycle time | _ | 100 | _ | ns | | 2 | t <sub>JDC</sub> | СС | D | TCK clock pulse width (measured at V <sub>DD_HV_IOx</sub> /2) | _ | 40 | 60 | ns | | 3 | t <sub>TCKRISE</sub> | СС | D | TCK rise and fall times (40% - 70%) | _ | _ | 3 | ns | | 4 | t <sub>TMSS</sub> , t <sub>TDIS</sub> | CC | D | TMS, TDI data setup time | _ | 5 | _ | ns | <sup>2.</sup> This is a transient configuration during power-up, up to the end of reset PHASE2 (refer to RGM module section of device reference manual). <sup>3.</sup> $C_L$ includes device and package capacitance ( $C_{PKG}$ < 5 pF). <sup>4.</sup> The configuration PAD3V5 = 1 when $V_{DD}$ = 5 V is only transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state. Table 38. JTAG pin AC electrical characteristics (continued) | No. | Symbol | | С | Parameter | Conditions | Val | lue | Unit | |-----|---------------------------------------|----|---|--------------------------------------------------------|------------|-----|-----|-------| | NO. | Symbol | | C | Farameter | Conditions | Min | Max | Oilit | | 5 | t <sub>TMSH</sub> , t <sub>TDIH</sub> | СС | D | TMS, TDI data hold time | _ | 25 | _ | ns | | 6 | t <sub>TDOV</sub> | СС | D | TCK low to TDO data valid | _ | _ | 40 | ns | | 7 | t <sub>TDOI</sub> | СС | D | TCK low to TDO data invalid | _ | 0 | _ | ns | | 8 | t <sub>TDOHZ</sub> | СС | D | TCK low to TDO high impedance | _ | 40 | _ | ns | | 11 | t <sub>BSDV</sub> | СС | D | TCK falling edge to output valid | _ | _ | 50 | ns | | 12 | t <sub>BSDVZ</sub> | СС | D | TCK falling edge to output valid out of high impedance | _ | _ | 50 | ns | | 13 | t <sub>BSDHZ</sub> | СС | D | TCK falling edge to output high impedance | _ | _ | 50 | ns | | 14 | t <sub>BSDST</sub> | СС | D | Boundary scan input valid to TCK rising edge | _ | 50 | _ | ns | | 15 | t <sub>BSDHT</sub> | СС | D | TCK rising edge to boundary scan input invalid | _ | 50 | _ | ns | Figure 22. JTAG test clock input timing Figure 23. JTAG test access port timing TCK Output Signals Output Signals (14) Input Signals Figure 24. JTAG boundary scan timing # 3.17.3 Nexus timing Table 39. Nexus debug port timing<sup>(1)</sup> | No | Cumb | | С | Parameter | | Value | | Unit | |-----|----------------------------------------|----|---|--------------------------------------------|-------------------|-------|-----|-------| | NO. | No. Symbo | | | Parameter | Min | Тур | Max | Offic | | 1 | t <sub>MCYC</sub> | СС | D | MCKO cycle time | 32 | _ | _ | ns | | 2 | t <sub>MDOV</sub> | СС | D | MCKO low to MDO data valid <sup>(2)</sup> | _ | _ | 6 | ns | | 3 | t <sub>MSEOV</sub> | СС | D | MCKO low to MSEO data valid <sup>(2)</sup> | _ | _ | 6 | ns | | 4 | t <sub>EVTOV</sub> | СС | D | MCKO low to EVTO data valid <sup>(2)</sup> | _ | _ | 6 | ns | | 5 | t <sub>TCYC</sub> | СС | D | TCK cycle time | 64 <sup>(3)</sup> | _ | _ | ns | | 6 | t <sub>NTDIS</sub> | СС | D | TDI data setup time | 6 | _ | _ | ns | | 0 | t <sub>NTMSS</sub> CC D TMS data setul | | D | TMS data setup time | 6 | _ | _ | ns | **577** Doc ID 14723 Rev 7 96/116 Table 39. Nexus debug port timing<sup>(1)</sup> (continued) | No. | Symbo | o.l | С | Parameter | | Value | | Unit | |-----|--------------------|-----|---|-----------------------------|-----|-------|-----|-------| | NO. | Syllib | Ji | | Farameter | Min | Тур | Max | Oilit | | 7 | t <sub>NTDIH</sub> | СС | D | TDI data hold time | 10 | _ | _ | ns | | ′ | t <sub>NTMSH</sub> | СС | D | TMS data hold time | 10 | _ | _ | ns | | 8 | t <sub>TDOV</sub> | СС | D | TCK low to TDO data valid | _ | _ | 35 | ns | | 9 | t <sub>TDOI</sub> | СС | D | TCK low to TDO data invalid | 6 | 1 | _ | ns | - 1. All Nexus timing relative to MCKO is measured from 50% of MCKO and 50% of the respective signal. - 2. MDO, MSEO, and EVTO data is held valid until next MCKO low cycle. - 3. Lower frequency is required to be fully compliant to standard. Figure 25. Nexus output timing Figure 26. Nexus event trigger and test clock timings TCK 6 TMS, TDI 9 8 TDO Figure 27. Nexus TDI, TMS, TDO timing ## 3.17.4 External interrupt timing (IRQ pin) Table 40. External interrupt timing<sup>(1)</sup> | No. | Syml | nol | С | Parameter | Conditions | Val | lue | Unit | |------|-------------------|-----|---|--------------------------------------|------------|----------------------|-----|------------------| | 140. | No. Symbol C | | ) | i alametei | Conditions | Oilit | | | | 1 | t <sub>IPWL</sub> | CC | D | IRQ pulse width low | _ | 4 | - | t <sub>CYC</sub> | | 2 | t <sub>IPWH</sub> | CC | D | IRQ pulse width high | _ | 4 | - | t <sub>CYC</sub> | | 3 | t <sub>ICYC</sub> | CC | D | IRQ edge to edge time <sup>(2)</sup> | _ | 4 + N <sup>(3)</sup> | | t <sub>CYC</sub> | <sup>1.</sup> IRQ timing specified at $f_{SYS}$ = 64 MHz and $V_{DD\_HV\_IOx}$ = 3.0 V to 5.5 V, $T_A$ = $T_L$ to $T_H$ , and $C_L$ = 200 pF with SRC = 0b00. - 2. Applies when IRQ pins are configured for rising edge or falling edge events, but not both. - 3. N = ISR time to clear the flag Figure 28. External interrupt timing # 3.17.5 DSPI timing Table 41. DSPI timing<sup>(1)</sup> | N. | No. Symbol | | | Davamatav | O am disting a | Va | lue | 11 | | | | | |-----|-------------------|----|---|-----------------------------|-----------------------------------------------|------------------------|------------------------|------|-------------------|----|---|--| | NO. | | | С | Parameter | Conditions | Min | Max | Unit | | | | | | 4 | | 00 | 7 | DCDI evale time | Master (MTFE = 0) | 60 | _ | | | | | | | 1 | t <sub>SCK</sub> | CC | D | DSPI cycle time | Slave (MTFE = 0) | 60 | _ | ns | | | | | | 2 | t <sub>CSC</sub> | СС | D | CS to SCK delay | _ | 16 | _ | ns | | | | | | 3 | t <sub>ASC</sub> | СС | D | After SCK delay | _ | 26 | _ | ns | | | | | | 4 | t <sub>SDC</sub> | СС | D | SCK duty cycle | _ | 0.4 * t <sub>SCK</sub> | 0.6 * t <sub>SCK</sub> | ns | | | | | | 5 | t <sub>A</sub> | СС | D | Slave access time | SS active to SOUT valid | _ | 30 | ns | | | | | | 6 | t <sub>DIS</sub> | СС | D | Slave SOUT disable time | SS inactive to SOUT high impedance or invalid | _ | 16 | ns | | | | | | 7 | t <sub>PCSC</sub> | CC | D | PCSx to PCSS time — | | 13 | _ | ns | | | | | | 8 | t <sub>PASC</sub> | CC | D | PCSS to PCSx time | _ | 13 | _ | ns | | | | | | | | СС | | | | | | | Master (MTFE = 0) | 35 | _ | | | 0 | | | _ | Data astum timas fau immuta | Slave | 4 | _ | | | | | | | 9 | t <sub>SUI</sub> | CC | D | Data setup time for inputs | Master (MTFE = 1, CPHA = 0) | 35 | _ | ns | | | | | | | | | | | Master (MTFE = 1, CPHA = 1) | 35 | _ | | | | | | | | | | | | Master (MTFE = 0) | <b>-</b> 5 | _ | | | | | | | 10 | | 00 | _ | | Slave | 4 | _ | | | | | | | 10 | t <sub>HI</sub> | CC | D | Data hold time for inputs | Master (MTFE = 1, CPHA = 0) | 11 | _ | ns | | | | | | | | | | | Master (MTFE = 1, CPHA = 1) | <b>-</b> 5 | _ | | | | | | Table 41. DSPI timing<sup>(1)</sup> (continued) | No. | No. Cymbo | hal | _ | Parameter | Parameter Conditions | | Value | | |-----|------------------------|-----|-----------------------------|-----------------------------|-----------------------------|----|-------|------| | NO. | No. Symbol | | С | Parameter | Min Max | | Max | Unit | | | | | | | Master (MTFE = 0) | _ | 12 | | | 4.4 | 11 t <sub>SUO</sub> CC | D | Data valid (after SCK edge) | Slave | _ | 36 | no | | | 11 | | | | Data valid (after SCR edge) | Master (MTFE = 1, CPHA = 0) | _ | 12 | ns | | | | | | | Master (MTFE = 1, CPHA = 1) | _ | 12 | | | | | | | | Master (MTFE = 0) | -2 | _ | | | 10 | 12 t <sub>HO</sub> CC | D | Data hold time for outputs | Slave | 6 | _ | ns | | | 12 | | | ٦ | Data Hold time for outputs | Master (MTFE = 1, CPHA = 0) | 6 | _ | 115 | | | | | | | Master (MTFE = 1, CPHA = 1) | -2 | _ | | <sup>1.</sup> All timing is provided with 50 pF capacitance on output, 1 ns transition time on input signal. Figure 29. DSPI classic SPI timing – Master, CPHA = 0 **PCS**x SCK Output (CPOL=0) (10) SCK Output (CPOL=1) (9) Data First Data Last Data SIN (12) -(11) SOUT First Data Data Last Data Note: Numbers shown reference Table 41. Figure 30. DSPI classic SPI timing – Master, CPHA = 1 Figure 34. DSPI modified transfer format timing – Master, CPHA = 1 Figure 36. DSPI modified transfer format timing – Slave, CPHA = 1 Figure 37. DSPI PCS strobe (PCSS) timing # 4 Package characteristics # 4.1 ECOPACK® In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark. # 4.2 Package mechanical data ## 4.2.1 LQFP144 mechanical outline drawing Table 42. LQFP144 mechanical data | | Dimensions | | | | | | | | | |--------------------|------------|--------|--------|-----------------------|--------|--------|--|--|--| | Symbol | | mm | | inches <sup>(1)</sup> | | | | | | | | Min | Тур | Max | Min | Тур | Max | | | | | А | _ | _ | 1.600 | _ | _ | 0.0630 | | | | | A1 | 0.050 | _ | 0.150 | 0.0020 | _ | 0.0059 | | | | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | | | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | | | | С | 0.090 | _ | 0.200 | 0.0035 | _ | 0.0079 | | | | | D | 21.800 | 22.000 | 22.200 | 0.8583 | 0.8661 | 0.8740 | | | | | D1 | 19.800 | 20.000 | 20.200 | 0.7795 | 0.7874 | 0.7953 | | | | | D3 | _ | 17.500 | _ | _ | 0.6890 | _ | | | | | E | 21.800 | 22.000 | 22.200 | 0.8583 | 0.8661 | 0.8740 | | | | | E1 | 19.800 | 20.000 | 20.200 | 0.7795 | 0.7874 | 0.7953 | | | | | E3 | _ | 17.500 | _ | _ | 0.6890 | _ | | | | | е | _ | 0.500 | _ | _ | 0.0197 | _ | | | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | | | L1 | _ | 1.000 | _ | _ | 0.0394 | _ | | | | | k | 0.0° | 3.5° | 7.0° | 3.5° | 0.0° | 7.0° | | | | | ccc <sup>(2)</sup> | | 0.080 | | | 0.0031 | | | | | <sup>1.</sup> Values in inches are converted from millimeters (mm) and rounded to four decimal digits. <sup>2.</sup> Tolerance ### 4.2.2 LQFP100 mechanical outline drawing Figure 39. LQFP100 package mechanical drawing Table 43. LQFP100 package mechanical data | Symbol | Dimensions | | | | | | | | |--------|------------|-----|-------|-----------------------|-----|--------|--|--| | | | mm | | inches <sup>(1)</sup> | | | | | | | Min | Тур | Max | Min | Тур | Max | | | | Α | _ | _ | 1.600 | _ | _ | 0.0630 | | | | A1 | 0.050 | _ | 0.150 | 0.0020 | _ | 0.0059 | | | Table 43. LQFP100 package mechanical data (continued) | | Dimensions | | | | | | | | | |--------------------|------------|--------|--------|-----------------------|--------|--------|--|--|--| | Symbol | | mm | | inches <sup>(1)</sup> | | | | | | | | Min | Тур | Max | Min | Тур | Max | | | | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | | | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | | | | С | 0.090 | _ | 0.200 | 0.0035 | _ | 0.0079 | | | | | D | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | | | | D1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | | | | D3 | _ | 12.000 | _ | _ | 0.4724 | _ | | | | | E | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | | | | E1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | | | | E3 | _ | 12.000 | _ | _ | 0.4724 | _ | | | | | е | _ | 0.500 | _ | _ | 0.0197 | _ | | | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | | | L1 | _ | 1.000 | _ | _ | 0.0394 | _ | | | | | k | 0.0° | 3.5° | 7.0° | 0.0° | 3.5° | 7.0° | | | | | ccc <sup>(2)</sup> | 0.08 | | | 0.0031 | | | | | | <sup>1.</sup> Values in inches are converted from millimeters (mm) and rounded to four decimal digits. <sup>2.</sup> Tolerance # 5 Ordering information Table 44 shows the orderable part numbers for the SPC560P44Lx, SPC560P50Lx series. Table 44. Order codes | Ouder code | Flash r | memory | CDAM (KB) | Dooksas | Chavastavistica | | |------------------|----------|--------------|-----------|----------|----------------------------------------|--| | Order code | Code | Data | SRAM (KB) | Package | Characteristics | | | SPC560P44L3CEFAY | 384 KB | 4 × 16 KD | 26 | LOED100 | 105 °C Full foothward E.V. CA MILE | | | SPC560P44L3CEFAR | 384 ND | 4 × 16 KB | 36 | LQFP100 | 125 °C, Full featured, 5 V, 64 MHz | | | SPC560P44L3CEFBY | 384 KB | 4 × 16 KB | 26 | LOED100 | 105 °C Full footured 2.2 V 64 MHz | | | SPC560P44L3CEFBR | 304 ND | 4 ^ 10 Kb | 36 | LQFP100 | 125 °C, Full featured, 3.3 V, 64 MHz | | | SPC560P44L3BEAAY | 204 KB | 4 × 16 KB | 36 | LQFP100 | 105 °C Airbox 5 V 64 MHz | | | SPC560P44L3BEAAR | 384 KB | 4 × 10 Kb | 30 | LQFF100 | 105 °C, Airbag, 5 V, 64 MHz | | | SPC560P44L3BEABY | 384 KB | 4 × 16 KB | 36 | LOED100 | 105 °C Airbog 2.2 V 64 MHz | | | SPC560P44L3BEABR | 304 ND | 4 × 16 KB | 30 | LQFP100 | 105 °C, Airbag, 3.3 V, 64 MHz | | | SPC560P44L5CEFAY | 384 KB | 4 × 16 KB | 26 | LOED144 | 125 °C Full footured 5 V 64 MHz | | | SPC560P44L5CEFAR | 304 ND | 4 × 10 KB | 36 | LQFP144 | 125 °C, Full featured, 5 V, 64 MHz | | | SPC560P44L5CEFBY | 384 KB | 4 × 16 KB | 36 | LQFP144 | 105 °C Full footured 2.2 V 64 MHz | | | SPC560P44L5CEFBR | 304 ND | 4 × 10 Kb | 00 | LQFF144 | 125 °C, Full featured, 3.3 V, 64 MHz | | | SPC560P44L5BEAAY | - 384 KB | 4 × 16 KB | 36 | LQFP144 | 105 °C, Airbag, 5 V, 64 MHz | | | SPC560P44L5BEAAR | | 4 × 10 KB | 30 | LQFF144 | 105 C, Alibay, 5 V, 64 MHZ | | | SPC560P44L5BEABY | 384 KB | 4 × 16 KB | 36 | LQFP144 | 105 °C, Airbag, 3.3 V, 64 MHz | | | SPC560P44L5BEABR | 304 ND | | | 20 | 103 C, Alibag, 3.3 V, 04 WHZ | | | SPC560P50L3CEFAY | 512 KB | 4 × 40 KD | 40 | LQFP100 | 125 °C, Full featured, 5 V, 64 MHz | | | SPC560P50L3CEFAR | 312 ND | 4 × 16 KB | | | | | | SPC560P50L3CEFBY | 512 KB | 4 × 16 KB | 40 | LOED400 | 125 °C, Full featured, 3.3 V, 64 MHz | | | SPC560P50L3CEFBR | 312 ND | 4 / 10 // 10 | 40 | LQFP100 | 123 C, Full leatured, 3.3 V, 04 IVIFIZ | | | SPC560P50L3BEAAY | 512 KB | 4 × 16 KB | 40 | LQFP100 | 105 °C, Airbag, 5 V, 64 MHz | | | SPC560P50L3BEAAR | 312 ND | 4 / 10 // 10 | 40 | LQFF100 | 105 C, Alibay, 5 V, 64 MHZ | | | SPC560P50L3BEABY | 512 KB | 4 × 16 KB | 40 | LQFP100 | 105 °C, Airbag, 3.3 V, 64 MHz | | | SPC560P50L3BEABR | 312 ND | 4 / 10 // 10 | 40 | LQFF100 | 105 C, Alibay, 3.3 V, 04 MHZ | | | SPC560P50L3BEFBY | 510 KB | 1 × 16 KP | 40 | LOED100 | 105 °C, Full featured, 3.3 V, 64 MHz | | | SPC560P50L3BEFBR | 512 KB | 4 × 16 KB | 40 | LQFP100 | 100 O, 1 uii leatuleu, 3.3 V, 04 IVIAZ | | | SPC560P50L5CEFAY | 512 KB | 1 × 16 KD | 40 | I OED144 | 125 °C Full featured 5 V 64 MHz | | | SPC560P50L5CEFAR | SIZND | 4 × 16 KB | 40 | LQFP144 | 125 °C, Full featured, 5 V, 64 MHz | | | SPC560P50L5CEFBY | 512 KB | 4 × 16 KB | 40 | LQFP144 | 10E °C Full featured 0.0 V CA MILE | | | SPC560P50L5CEFBR | JIZ ND | 4 × 10 KB | 70 | LQ11 144 | 125 °C, Full featured, 3.3 V, 64 MHz | | Table 44. Order codes (continued) | Order code | Flash n | nemory | SRAM (KB) | Package | Characteristics | | |------------------|---------|-----------|-----------|---------|--------------------------------------|--| | Order code | Code | Data | SHAW (ND) | Package | | | | SPC560P50L5BEAAY | 512 KB | 4 × 16 KB | 40 | LQFP144 | 105 °C, Airbag, 5 V, 64 MHz | | | SPC560P50L5BEAAR | 312 KB | | | | | | | SPC560P50L5BEABY | 512 KB | 4 × 16 KB | 40 | LQFP144 | 105 °C, Airbag, 3.3 V, 64 MHz | | | SPC560P50L5BEABR | 312 KB | | | | 105 C, Alibay, 3.3 V, 04 MHZ | | | SPC560P50L5BEFBY | 512 KB | 4 × 16 KB | 40 | LQFP144 | 105 °C, Full featured, 3.3 V, 64 MHz | | | SPC560P50L5BEFBR | 312 KB | 4 ^ 10 KB | | | | | Figure 40. Commercial product code structure # Appendix A Abbreviations Table 45 lists abbreviations used in this document. Table 45. Abbreviations | Abbreviation | Meaning | |--------------|-----------------------------------------| | CMOS | Complementary metal-oxide-semiconductor | | СРНА | Clock phase | | CPOL | Clock polarity | | CS | Peripheral chip select | | DUT | Device under test | | ECC | Error code correction | | EVTO | Event out | | GPIO | General purpose input/output | | MC | Modulus counter | | MCKO | Message clock out | | MCU | Microcontroller unit | | MDO | Message data out | | MSEO | Message start/end out | | MTFE | Modified timing format enable | | NPN | Negative-positive-negative | | NVUSRO | Non-volatile user options register | | PTF | Post trimming frequency | | PWM | Pulse width modulation | | RBW | Resolution bandwidth | | SCK | Serial communications clock | | SOUT | Serial data out | | TCK | Test clock input | | TDI | Test data input | | TDO | Test data output | | TMS | Test mode select | # **Revision history** Table 46 summarizes revisions to this document. Table 46. Revision history | Date | Revision | Substantive changes | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | • | | 28-Aug-2008 | 1 | Initial release | | | | Table 7: TDO and TDI pins (Port pins B[4:5] are single function pins. Table 12, Table 13: Thermal characteristics added. Table 11, Table 12: EMI testing specifications split into separate tables for Normal mode and Airbag mode; data to be added in a later revision. | | 25-Nov-2008 | 2 | Table 16, Table 17, Table 19, Table 20: Supply current specifications split into separate tables for Normal mode and Airbag mode; data to be added in a later revision. Table 23: | | | | <ul> <li>Values for I<sub>OL</sub> and I<sub>OH</sub> (in Conditions column) changed.</li> <li>Max values for V<sub>OH_S</sub>, V<sub>OH_M</sub>, V<sub>OH_F</sub> and V<sub>OH_SYM</sub> deleted.</li> <li>V<sub>ILR</sub> max value changed.</li> <li>I<sub>PUR</sub> min and max values changed.</li> </ul> | | | | Table 27: Sensitivity value changed. | | | | Table 30: | | | | Most values in table changed. | | | | <ul> <li>Description of system requirements, controller characteristics and how controller characteristics are guaranteed updated.</li> <li>Electrical parameters updated.</li> </ul> | | | | EMI characteristics are now in one table; values have been updated. | | 05-Mar-2009 | 3 | <ul> <li>ESD characteristics are now in one table.</li> <li>Electrical parameters are identified as either system requirements or controller characteristics. Method used to guarantee each controller characteristic is noted in table.</li> </ul> | | | | <ul> <li>AC Timings: 1149.1 (JTAG) Timing, Nexus Timing, External Interrupt Timing, and<br/>DSPI Timing sections deleted</li> </ul> | Table 46. Revision history (continued) | Date | Revision | Substantive changes | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Date | TEVISION | | | 07-Jul-2009 | 4 | Through all document: Replaced all "RESET_B" occurrences with "RESET" through all document. AC Timings: 1149.1 (JTAG) Timing, Nexus Timing, External Interrupt Timing, and DSPI Timing sections inserted again. Electrical parameters updated. Section , Features: Specified LIN 2.1 in communications interfaces feature. Table 2 Added row for Data Flash. Table 4 Added a footnote regarding the decoupling capacitors. Table 6 Removed the "other function" column. Rearranged the contents. Table 14 Updated definition of Condition column. Table 19 merged in an unique Table the power consumption data related to "Maximum mode" and "Airbag mode". Table 21 merged in an unique Table the power consumption data related to "Maximum mode" and "Airbag mode". Table 29 Updated the parameter definition of ΔRCMVAR. Removed the condition definition of ΔRCMVAR. Table 29 Added t <sub>ADC_C</sub> and TUE rows. Table 33 Added. Table 33 Added. Table 29 Updated and added footnotes. Section 3.16.1 RESET Pin Characteristics Replaces whole section. Table 38 Renamed the "Flash (KB)" heading column in "Code Flash / Data Flash (EE) (KB)" Replaced the value of RAM from 32 to 36KB in the last four rows. | Table 46. Revision history (continued) | Date | Revision | Substantive changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27-Oct-2009 | 5 | <ul> <li>Added "Full Feature" and "Airbag" customization.</li> <li>Removed B[4] and B[5] rows from "Pin muxing" table and inserted them on "System pins" table.</li> <li>Updated package pinout.</li> <li>Rewrote entirely section "Power Up/dpwn Sequencing" section.</li> <li>Renamend "V<sub>DD_LV_PLL</sub>" and "V<sub>SS_LV_PLL</sub>" supply pins with respectively "V<sub>DD_LV_COR3</sub>" and "V<sub>SS_LV_COR3</sub>".</li> <li>Added explicative figures on "Electrical characteristics" section.</li> <li>Updated "Thermal characteristics" for 100-pin.</li> <li>Proposed two different configuration of "voltage regulator Inserted Power Up/Down sequence.</li> <li>Added explicative figures on "DC Electrical characteristics".</li> <li>Added "I/O pad current specification" section.</li> <li>Renamed the "Airbag mode" with "Typical mode"and updated the values on "supply current" tables.</li> <li>Added more order code.</li> </ul> | | 06-Apr-2010 | 6 | Inserted label of Y-axis in the "Independent ADC supply" figure. "Recommended Operating Conditions" tables: Moved the T <sub>J</sub> row to "Absolute Maximum Ratings" table. Rewrite note 1 and 3 Inverted Min a Typ value of C <sub>DEC2</sub> on "Voltage Regulator Electrical Characteristics" table. Removed an useless duplicate of "Voltage Regulator Electrical Characteristics" table. Inserted the name of C <sub>S</sub> into "Input Equivalent Circuit" figure. Removed leakage lypp from datasheet. Updated "Supply Current" tables. Added note on "Output pin transition times" table. Updated "Temperature Sensor Electrical Characteristics" table. Updated "16 MHz RC Oscillator Electrical Characteristics" table. Removed the note about the condition from "Flash read access timing" table. Removed the notes that assert the values need to be confirmed before validation. | | 07-Apr-2011 | 7 | Formatting and editorial changes throughout Removed all content referencing Junction Temperature Sensor Cover page Features: — CPU core—specified 64 MHz frequency — updated memory features — eTimer units: changed "up/down capabilities" to "up/down count capabilities" — ADC—changed "2 × 13 input channels" to "2 × 11 input channels, + 4 shared channels" — replaced "On-chip CAN/UART/FlexRay bootstrap loader" with "On-chip CAN/UART bootstrap loader" Section 1: Introduction: changed title (was: Overview); reorganized contents SPC560P44Lx, SPC560P50Lx device comparison: — ADC feature: changed "16 channels" to "15-channel"; added footnote to to indicate that four channels are shared between the two ADCs — removed SPC560P40 column — changed "dual channel" to "selectable single or dual channel support" in FlexRay footnote — updated "eTimer" feature — updated footnote relative to "Digital power supply" feature | Table 46. Revision history (continued) | Date | Revision | Substantive changes | |-------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2410 | 1101101011 | | | 07-Apr-2011 | 7<br>(cont'd) | SPC560P44Lx, SPC560P50Lx device configuration differences: Removed "temperature" row (temperature information is provided in Order codes) Updated SPC560P44Lx, SPC560P50Lx block diagram Added SPC560P44Lx, SPC560P50Lx series block summary Supply pins: updated descriptions of power supply pins (1.2 V) System pins: updated at ble Pin muxing: added rows "B[4]" and "B[5] Section 3.3 Absolute maximum ratings: added voltage specifications to titles of Figure 7 and Figure 8 and Figure 6: mahe 9: changed row "V <sub>SS,HV</sub> / Digital Ground" to "V <sub>SS</sub> / Device Ground"; updated Section 3.4 Recommended operating conditions: (3.3 V): changed row "V <sub>SS,HV</sub> / Digital Ground" to "V <sub>SS</sub> / Device Ground"; updated symbols Updated Section 3.5.1 Package thermal characteristics Updated Section 3.5.1 Package thermal characteristics: Updated Section 3.6 Electromagnetic interference (EMI) characteristics Updated Section 3.6 Electroal characteristics (configuration without resistor on base) and Voltage regulator electrical characteristics (configuration with resistor on base) and Voltage regulator electrical characteristics: Updated V <sub>MLVDDOK,H</sub> max value—was 1.15 V; is 1.145 V Section 3.10 DC electrical characteristics: reorganized contents Updated Section 3.10.1 NVUSRO register (includes adding Section NVUSRO[OSCILLATOR_MARGIN] field description) Supply current (5.0 V, NVUSRO[PAD3V5V] = 0): updated symbols Corrected parameter descriptions in DC electrical characteristics (3.3 V, NVUSRO[PAD3V5V] = 0): replaced instances of EXTAL w | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2011 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com Doc ID 14723 Rev 7 116/116