# Diagonal 6mm (Type 1/3) CCD Image Sensor for EIA B/W Video Cameras

### Description

The ICX408AL is an interline CCD solid-state image sensor suitable for EIA B/W video cameras with a diagonal 6mm (Type 1/3) system. Compared with the conventional product ICX058CL, basic characteristics such as sensitivity, smear, dynamic range and S/N are improved drastically.

This chip features a field period readout system and an electronic shutter with variable charge-storage time.

This chip is suitable for applications such as surveillance cameras, automotive cameras, etc.

# 16 pin DIP (Plastic)

### **Features**

- High sensitivity (+5dB compared with the ICX058CL)
- Low smear (-15dB compared with the ICX058CL)
- High D range (+4dB compared with the ICX058CL)
- High S/N
- High resolution and low dark current
- · Excellent antiblooming characteristics
- Continuous variable-speed shutter
- No voltage adjustment

(Reset gate and substrate bias need no adjustment.)

Reset gate: 5V driveHorizontal register: 5V drive



Optical black position (Top View)

### **Device Structure**

Interline CCD image sensor

• Image size: Diagonal 6mm (Type 1/3)

• Number of effective pixels: 768 (H)  $\times$  494 (V) approx. 380K pixels • Total number of pixels: 811 (H)  $\times$  508 (V) approx. 410K pixels

Chip size: 5.59mm (H) × 4.68mm (V)
 Unit cell size: 6.35μm (H) × 7.40μm (V)

Optical black: Horizontal (H) direction: Front 3 pixels, rear 40 pixels

Vertical (V) direction : Front 12 pixels, rear 2 pixels

Number of dummy bits: Horizontal 22

Vertical 1 (even fields only)

Substrate material: Silicon

# Super HAD CCD™

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

<sup>\*</sup>Super HAD CCD is a trademark of Sony Corporation. The Super HAD CCD is a version of Sony's high performance CCD HAD (Hole-Accumulation Diode) sensor with sharply improved sensitivity by the incorporation of a new semiconductor technology developed by Sony Corporation.

### USE RESTRICTION NOTICE (December 1, 2003 ver.)

This USE RESTRICTION NOTICE ("Notice") is for customers who are considering or currently using the CCD products ("Products") set forth in this specifications book. Sony Corporation ("Sony") may, at any time, modify this Notice which will be available to you in the latest specifications book for the Products. You should abide by the latest version of this Notice. If a Sony subsidiary or distributor has its own use restriction notice on the Products, such a use restriction notice will additionally apply between you and the subsidiary or distributor. You should consult a sales representative of the subsidiary or distributor of Sony on such a use restriction notice when you consider using the Products.

### **Use Restrictions**

- The Products are intended for incorporation into such general electronic equipment as office products, communication products, measurement products, and home electronics products in accordance with the terms and conditions set forth in this specifications book and otherwise notified by Sony from time to time.
- You should not use the Products for critical applications which may pose a life- or injury- threatening risk or
  are highly likely to cause significant property damage in the event of failure of the Products. You should
  consult your Sony sales representative beforehand when you consider using the Products for such critical
  applications. In addition, you should not use the Products in weapon or military equipment.
- Sony disclaims and does not assume any liability and damages arising out of misuse, improper use, modification, use of the Products for the above-mentioned critical applications, weapon and military equipment, or any deviation from the requirements set forth in this specifications book.

### **Design for Safety**

 Sony is making continuous efforts to further improve the quality and reliability of the Products; however, failure of a certain percentage of the Products is inevitable. Therefore, you should take sufficient care to ensure the safe design of your products such as component redundancy, anti-conflagration features, and features to prevent mis-operation in order to avoid accidents resulting in injury or death, fire or other social damage as a result of such failure.

### **Export Control**

• If the Products are controlled items under the export control laws or regulations of various countries, approval may be required for the export of the Products under the said laws or regulations. You should be responsible for compliance with the said laws or regulations.

### No License Implied

• The technical information shown in this specifications book is for your reference purposes only. The availability of this specifications book shall not be construed as giving any indication that Sony and its licensors will license any intellectual property rights in such information by any implication or otherwise. Sony will not assume responsibility for any problems in connection with your use of such information or for any infringement of third-party rights due to the same. It is therefore your sole legal and financial responsibility to resolve any such problems and infringement.

### **Governing Law**

This Notice shall be governed by and construed in accordance with the laws of Japan, without reference to
principles of conflict of laws or choice of laws. All controversies and disputes arising out of or relating to this
Notice shall be submitted to the exclusive jurisdiction of the Tokyo District Court in Japan as the court of first
instance.

### Other Applicable Terms and Conditions

The terms and conditions in the Sony additional specifications, which will be made available to you when
you order the Products, shall also be applicable to your use of the Products as well as to this specifications
book. You should review those terms and conditions when you consider purchasing and/or using the
Products.

# Block Diagram and Pin Configuration (Top View)



# **Pin Description**

| Pin No. | Symbol       | Description                      | Pin No. | Symbol | Description                        |
|---------|--------------|----------------------------------|---------|--------|------------------------------------|
| 1       | <b>V</b> ф4  | Vertical register transfer clock | 9       | VDD    | Supply voltage                     |
| 2       | Vфз          | Vertical register transfer clock | 10      | GND    | GND                                |
| 3       | <b>V</b> ф2  | Vertical register transfer clock | 11      | φSUB   | Substrate clock                    |
| 4       | V <b>φ</b> 1 | Vertical register transfer clock | 12      | VL     | Protective transistor bias         |
| 5       | GND          | GND                              | 13      | φRG    | Reset gate clock                   |
| 6       | NC :         |                                  | 14      | NC     |                                    |
| 7       | NC           |                                  | 15      | Нф1    | Horizontal register transfer clock |
| 8       | Vоит         | Signal output                    | 16      | Нф2    | Horizontal register transfer clock |

# **Absolute Maximum Ratings**

|                          | item                                                 | Ratings     | Unit | Remarks |
|--------------------------|------------------------------------------------------|-------------|------|---------|
|                          | Vpp, Vout, фRG – фSUB                                | -40 to +8   | . V  |         |
| Against ACUID            | Vφ1, Vφ3 – φSUB                                      | -50 to +15  | V    |         |
| Against                  | Vφ2, Vφ4, VL – φSUB                                  | ∹50 to +0.3 | ٧.   | -       |
| 1                        | Hφ1, Hφ2, GND – φSUB                                 | -40 to +0.3 | V    |         |
|                          | VDD, VOUT, фRG – GND                                 | -0.3 to +20 | ٧    | -       |
| Against GND              | Vφ1, Vφ2, Vφ3, Vφ4 – GND                             | -10 to +18  | ٧    |         |
|                          | Hφ1, Hφ2 – GND                                       | -10 to +6   | V    |         |
| Against V∟               | Vφ1, Vφ3 — VL                                        | -0.3 to +28 | Ÿ    |         |
| Agamst VL                | · Vφ2, Vφ4, Ηφ1, Ηφ2, GND – VL                       | -0.3 to +15 | ·V   |         |
|                          | Voltage difference between vertical clock input pins | to +15      | V    | *1      |
| Between input clock pins | Hф1 — Hф2                                            | -6 to +6    | ٧    |         |
| ,                        | Ηφ1, Ηφ2 Vφ4                                         | -14 to +14  | ٧    |         |
| Storage temperature      |                                                      | -30 to +80  | °C   |         |
| Operating temperature    | •                                                    | -10 to +60  | °C   | : ""    |

<sup>\*1 +24</sup>V (Max.) when clock width < 10µs, clock duty factor < 0.1%.

# **Bias Conditions**

| Item                       | Symbol | Min.  | Тур. | Мах.  | Unit | Remarks |
|----------------------------|--------|-------|------|-------|------|---------|
| Supply voltage             | VDD    | 14.55 | 15.0 | 15.45 | ٧    |         |
| Protective transistor bias | VL     | *1    |      |       |      |         |
| Substrate clock            | φSUB   |       | *2   |       |      |         |

<sup>\*1</sup> VL setting is the VvL voltage of the vertical transfer clock waveform, or the same power supply as the VL power supply for the V driver should be used.

# **DC Characteristics**

| Item           | Symbol  | Min. | Тур. | Max. | Unit | Remarks |
|----------------|---------|------|------|------|------|---------|
| Supply current | · loo . |      | 4    | 6    | mĄ   |         |

# **Clock Voltage Conditions**

| <u>ltem</u>             | Symbol                    | Min.        | Тур.         | Max.        | Unit     | Waveform<br>diagram | Remarks                              |
|-------------------------|---------------------------|-------------|--------------|-------------|----------|---------------------|--------------------------------------|
| Readout clock voltage   | <b>V</b> VT               | 14.55       | 15.0         | 15.45       | ٧.       | 1                   |                                      |
|                         | Vvh1, Vvh2                | -0.05       | 0            | 0.05        | V.       | 2                   | Vvh = (Vvh1 + Vvh2)/2                |
|                         | VvH3, VvH4                | -0.2        | 0            | 0.05        | V        | 2                   |                                      |
|                         | VVL1, VVL2,<br>VVL3, VVL4 | -8.0        | <b>-</b> 7.0 | -6.5        | V        | 2                   | VvL = (VvL3 + VvL4)/2                |
|                         | Vφv                       | 6.3         | 7.0          | 8.05        | ٧        | 2                   | $V\phi v = VvHn - VvLn (n = 1 to 4)$ |
| Vertical transfer clock | VvH3 – VvH                | -0.25       | -            | 0.1         | ٧        | <sup>'</sup> 2      |                                      |
| voltage                 | VVH4 — VVH                | -0.25       |              | 0.1         | ٧ -      | 2                   |                                      |
|                         | Vvhh                      |             |              | 0.3         | V        | 2                   | High-level coupling                  |
|                         | VVHL                      |             |              | 0.3         | ν        | 2                   | High-level coupling                  |
|                         | VVLH                      |             |              | 0.3         | ٧.       | 2                   | Low-level coupling                   |
| <u> </u>                | VVLL                      |             |              | 0.3         | <b> </b> | 2                   | Low-level coupling                   |
| Horizontal transfer     | Vфн                       | 4.75        | 5.0          | 5.25        | V        | 3                   |                                      |
| clock voltage           | VHL                       | -0.05       | 0            | 0.05        | ٧        | 3                   |                                      |
|                         | Vфва                      | 4.5         | 5.0          | 5.5         | ٧        | 4                   | Input through 0.1µF capacitance      |
| Reset gate clock        | Vrglh – Vrgll             |             |              | 0.4         | V        | 4                   | Low-level coupling                   |
| voltage                 | VRGL - VRGLm              |             | ,            | 0.5         | ٧        | 4                   | Low-level coupling                   |
|                         | Vrgh                      | VDD<br>+0.3 | VDD<br>+0.6  | VDD<br>+0.9 | V        | 4                   |                                      |
| Substrate clock voltage | Vфsuв                     | 21.0        | 22.0         | 23.5        | ٧        | 5                   |                                      |

<sup>\*2</sup> Do not apply a DC bias to the substrate clock pin, because a DC bias is generated within the CCD.

# **Clock Equivalent Circuit Constant**

| Item                                                  | Symbol       | Min. | Тур. | Max. | Unit | Remarks |
|-------------------------------------------------------|--------------|------|------|------|------|---------|
| Capacitance between vertical transfer                 | Сфv1, Сфvз   |      | 1500 |      | pF   |         |
| clock and GND                                         | Сфу2, Сфу4   |      | 1000 |      | pF   |         |
|                                                       | СфV12, СфV34 |      | 820  |      | pF   |         |
| Capacitance between vertical transfer                 | Сфу23, Сфу41 |      | 330  | ì    | pF   |         |
| clocks                                                | Сфу13        |      | 120  |      | pF   |         |
|                                                       | Сфу24        |      | 100  |      | pF   |         |
| Capacitance between horizontal transfer clock and GND | Сфн1, Сфн2   |      | 75   |      | pF   |         |
| Capacitance between horizontal transfer clocks        | Сфнн         |      | 22   |      | pF   |         |
| Capacitance between reset gate clock and GND          | Сфяс         |      | 5    |      | pF   |         |
| Capacitance between substrate clock and GND           | Сфѕив        |      | 270  |      | pF   |         |
| Vertical transfer clock series resistor               | Ri, Ri       |      | 100  |      | Ω    |         |
| vertical transfer clock series resistor               | R2, R4       |      | 150  |      | Ω    |         |
| Vertical transfer clock ground resistor               | RGND         |      | 68   |      | Ω    |         |
| Horizontal transfer clock series resistor             | Rфн          |      | 15   |      | Ω    |         |
| Reset gate clock series resistor                      | RфяG         |      | 50   | 1    | Ω    |         |





Vertical transfer clock equivalent circuit

Horizontal transfer clock equivalent circuit



Reset gate clock equivalent circuit

# **Drive Clock Waveform Conditions**

# (1) Readout clock waveform



# (2) Vertical transfer clock waveform



VvH = (VvH1 + VvH2)/2

VVL = (VVL3 + VVL4)/2

 $V\phi v = Vvhn - Vvln (n = 1 to 4)$ 

### (3) Horizontal transfer clock waveform



### (4) Reset gate clock waveform



VRGLH is the maximum value and VRGLL is the minimum value of the coupling waveform during the period from Point A in the above diagram until the rising edge of RG. In addition, VRGL is the average value of VRGLH and VRGLL.

Assuming VRGH is the minimum value during the interval twh, then:

$$V\phi RG = VRGH - VRGL$$

Negative overshoot level during the falling edge of RG is VRGLm.

# (5) Substrate clock waveform



# **Clock Switching Characteristics**

| Item                         |                           | Symbol                |      | twh  |      |      | twl  |      |      | tr   |      |      | tf   |      | Linit | Damarka              |
|------------------------------|---------------------------|-----------------------|------|------|------|------|------|------|------|------|------|------|------|------|-------|----------------------|
|                              | item                      | Syllibol              | Min. | Тур. | Max. | Min. | Тур. | Мах. | Min. | Тур. | Мах. | Min. | Тур. | Мах. | Unit  | Remarks              |
| Rea                          | dout clock                | Vт                    | 2.3  | 2.5  |      |      |      |      |      | 0.5  |      |      | 0.5  | -    | μs    | During readout       |
| Vert<br>cloc                 | ical transfer<br>k        | Vφ1, Vφ2,<br>Vφ3, Vφ4 |      |      |      | -    |      |      |      |      |      | 15   |      | 250  | ns    | *1                   |
| _ 첫                          | During                    | Нф1                   | 26   | 28.5 |      | 26   | 28.5 |      |      | 6.5  | 9.5  |      | 6.5  | 9.5  |       | *2                   |
| Horizontal<br>transfer clock | imaging                   | Нф2                   | 26   | 28.5 |      | 26   | 28,5 |      |      | 6.5  | 9.5  |      | 6.5  | 9.5  | ns    | _                    |
| loriz<br>nsfe                | During<br>parallel-serial | Нф1                   |      | 5.38 |      |      | -1   | 1    | -    | 0.01 | :    | ·    | 0.01 |      |       |                      |
| tra<br>tra                   | conversion                | Нф2                   |      |      |      |      | 5.38 |      |      | 0.01 |      |      | 0.01 |      | μs    |                      |
| Res                          | et gate clock             | φRG                   | 11   | 13   |      |      | 51   |      |      | 3    |      |      | 3    |      | ns    |                      |
| Sub                          | strate clock              | φSUB                  | 1.5  | 1.8  |      |      |      |      |      |      | 0.5  |      |      | 0.5  | μs    | When draining charge |

<sup>\*1</sup> When vertical transfer clock driver CXD1267AN is used.

<sup>\*2</sup> tf ≥ tr − 2ns, and the cross-point voltage (VcR) for the Hφ₁ rising side of the Hφ₁ and Hφ₂ waveforms must be at least VφH/2 [V].

| Item                      | Symbol     |      | two  | Unit | Remarks |         |  |
|---------------------------|------------|------|------|------|---------|---------|--|
| item                      | - Cyllibol | Min. | Тур. | Max. | Offic   | hemarks |  |
| Horizontal transfer clock | Hф1, Hф2   | 22   | 26   |      | ns      | *3      |  |

<sup>\*3</sup> The overlap period for twh and twl of horizontal transfer clocks H $\phi$ 1 and H $\phi$ 2 is two.

# **Image Sensor Characteristics**

(Ta = 25°C)

| Item                 | Symbol | Min.    | Тур. | Max. | Unit | Measurement method | Remarks       |
|----------------------|--------|---------|------|------|------|--------------------|---------------|
| Sensitivity          | S      | 680     | 850  |      | mV   | 1                  |               |
| Saturation signal    | Vsat   | 1000    |      |      | mV   | 2                  | Ta = 60°C     |
| Smear                | Sm     |         | -110 | -93  | dB   | 3                  |               |
| Video cianal chedina | SH     |         |      | 20   | %    | 4                  | Zone 0 and I  |
| Video signal shading | 511    |         |      | 25   | %    | 4                  | Zone 0 to II' |
| Dark signal          | Vdt    |         |      | 2    | mV   | 5                  | Ta = 60°C     |
| Dark signal shading  | ΔVdt   |         |      | 1    | mV   | 6                  | Ta = 60°C     |
| Flicker              | F      |         |      | 2    | %    | 7                  |               |
| Lag                  | Lag    | . * . * | *    | 0.5  | %    | 8                  |               |

# Zone Definition of Video Signal Shading



### **Image Sensor Characteristics Measurement Method**

### Measurement conditions

- 1) In the following measurements, the device drive conditions are at the typical values of the bias and clock voltage conditions.
- 2) In the following measurements, spot blemishes are excluded and, unless otherwise specified, the optical black (OB) level is used as the reference for the signal output, and the value measured at point [\*A] in the drive circuit example is used.

### O Definition of standard imaging conditions

1) Standard imaging condition I:

Use a pattern box (luminance:  $706\text{cd/m}^2$ , color temperature of 3200K halogen source) as a subject. (Pattern for evaluation is not applicable.) Use a testing standard lens with CM500S (t = 1.0mm) as an IR cut filter and image at F8. The luminous intensity to the sensor receiving surface at this point is defined as the standard sensitivity testing luminous intensity.

2) Standard imaging condition II:

Image a light source (color temperature of 3200K) with a uniformity of brightness within 2% at all angles. Use a testing standard lens with CM500S (t = 1.0mm) as an IR cut filter. The luminous intensity is adjusted to the value indicated in each testing item by the lens diaphragm.

1. Sensitivity

Set to standard imaging condition I. After selecting the electronic shutter mode with a shutter speed of 1/250s, measure the signal output (Vs) at the center of the screen and substitute the value into the following formula.

$$S = Vs \times \frac{250}{60} [mV]$$

2. Saturation signal

Set to standard imaging condition II. After adjusting the luminous intensity to 10 times the intensity with the average value of the signal output, 200mV, measure the minimum value of the signal output.

3. Smear

Set to standard imaging condition II. With the lens diaphragm at F5.6 to F8, adjust the luminous intensity to 500 times the intensity with average value of the signal output, 200mV. When the readout clock is stopped and the charge drain is executed by the electronic shutter at the respective H blankings, measure the maximum value YSm [mV] of the signal output and substitute the value into the following formula.

$$Sm = 20 \times log \left( \frac{VSm}{200} \times \frac{1}{500} \times \frac{1}{10} \right) [dB] (1/10V \text{ method conversion value})$$

### 4. Video signal shading

Set to standard imaging condition II. With the lens diaphragm at F5.6 to F8, adjust the luminous intensity so that the average value of the signal output is 200mV. Then measure the maximum (Vmax [mV]) and minimum (Vmin [mV]) values of the signal output and substitute the values into the following formula.

$$SH = (Vmax - Vmin)/200 \times 100 [\%]$$

### 5. Dark signal

Measure the average value of the signal output (Vdt [mV]) with the device ambient temperature 60°C and the device in the light-obstructed state, using the horizontal idle transfer level as a reference.

### 6. Dark signal shading

After measuring 5, measure the maximum (Vdmax [mV]) and minimum (Vdmin [mV]) values of the dark signal output and substitute the values into the following formula.

 $\Delta Vdt = Vdmax - Vdmin [mV]$ 

### 7. Flicker

Set to standard imaging condition II. Adjust the luminous intensity so that the average value of the signal output is 200mV, and then measure the difference in the signal level between fields (ΔVf [mV]). Then substitute the value into the following formula.

$$F = (\Delta Vf/200) \times 100 [\%]$$

### 8. Lag

Adjust the signal output value generated by strobe light to 200mV. After setting the strobe light so that it strobes with the following timing, measure the residual signal (Vlag). Substitute the value into the following formula.

$$Lag = (Vlag/200) \times 100 [\%]$$





**Drive Circuit** 

# **Spectral Sensitivity Characteristics**

(excludes both lens characteristics and light source characteristics)



# **Sensor Readout Clock Timing Chart**









Drive Timing Chart (Horizontal Sync)

### Notes on Handling

### 1) Static charge prevention

CCD image sensors are easily damaged by static discharge. Before handling be sure to take the following protective measures.

- a) Either handle bare handed or use non-chargeable gloves, clothes or material.

  Also use conductive shoes.
- b) When handling directly use an earth band.
- c) Install a conductive mat on the floor or working table to prevent the generation of static electricity.
- d) lonized air is recommended for discharge when handling CCD image sensor.
- e) For the shipment of mounted substrates, use boxes treated for the prevention of static charges.

### 2) Soldering

- a) Make sure the package temperature does not exceed 80°C.
- b) Solder dipping in a mounting furnace causes damage to the glass and other defects. Use a ground 30W soldering iron and solder each pin in less than 2 seconds. For repairs and remount, cool sufficiently.
- c) To dismount an image sensor, do not use a solder suction equipment. When using an electric desoldering tool, use a thermal controller of the zero cross On/Off type and connect it to ground.

### 3) Dust and dirt protection

Image sensors are packed and delivered by taking care of protecting its glass plates from harmful dust and dirt. Clean glass plates with the following operation as required, and use them.

- a) Perform all assembly operations in a clean room (class 1000 or less).
- b) Do not either touch glass plates by hand or have any object come in contact with glass surfaces. Should dirt stick to a glass surface, blow it off with an air blower. (For dirt stuck through static electricity ionized air is recommended.)
- c) Clean with a cotton bud and ethyl alcohol if the grease stained. Be careful not to scratch the glass.
- d) Keep in a case to protect from dust and dirt. To prevent dew condensation, preheat or precool when moving to a room with great temperature differences.
- e) When a protective tape is applied before shipping, just before use remove the tape applied for electrostatic protection. Do not reuse the tape.

### 4) Installing (attaching)

a) Remain within the following limits when applying a static load to the package. Do not apply any load more than 0.7mm inside the outer perimeter of the glass portion, and do not apply any load or impact to limited portions. (This may cause cracks in the package.)



**-16**-

- b) If a load is applied to the entire surface by a hard component, bending stress may be generated and the package may fracture, etc., depending on the flatness of the bottom of the package. Therefore, for installation, use either an elastic load, such as a spring plate, or an adhesive.
- c) The adhesive may cause the marking on the rear surface to disappear, especially in case the regulated voltage value is indicated on the rear surface. Therefore, the adhesive should not be applied to this area, and indicated values should be transferred to the other locations as a precaution.
- d) The notch of the package is used for directional index, and that can not be used for reference of fixing. In addition, the cover glass and seal resin may overlap with the notch of the package.
- e) If the lead bend repeatedly and the metal, etc., clash or rub against the package, the dust may be generated by the fragments of resin.
- f) Acrylate anaerobic adhesives are generally used to attach CCD image sensors. In addition, cyanoacrylate instantaneous adhesives are sometimes used jointly with acrylate anaerobic adhesives. (reference)

### 5) Others

- a) Do not expose to strong light (sun rays) for long periods. For continuous using under cruel condition exceeding the normal using condition, consult our company.
- b) Exposure to high temperature or humidity will affect the characteristics. Accordingly avoid storage or usage in such conditions.
- c) The brown stain may be seen on the bottom or side of the package. But this does not affect the CCD characteristics.
- d) This package has 2 kinds of internal structure. However, their package outline, optical size, and strength are the same.



The cross section of lead frame can be seen on the side of the package for structure A.

The tilt of the effective image area relative to the bottom " $\mathbf{C}$ " is less than  $50\mu m$ . The tilt of the effective image area relative to the top " $\mathbf{D}$ " of the cover glass is less than  $50\mu m$ . The height from the bottom "C" to the effective image area is 1.41  $\pm$  0.10mm. The height from the top of the cover glass "D" to the effective image area is 1.94  $\pm$  0.15mm. The notches on the bottom of the package are used only for directional index, they must not be used for reference of fixing. The thickness of the cover glass is 0.75mm, and the refractive index is 1.5. 2-R0.5 The rotation angle of the effective image area relative to H and V is  $\pm$  1'. The bottom " ${\bf C}$ " of the package, and the top of the cover glass " ${\bf D}$ " are the height reference. 5.5 The two points "B" of the package are the horizontal reference. The point "B" of the package is the vertical reference. The center of the effective image area relative to "B" and "B" is (H, V) = (6.1, 5.7)  $\pm$  0.15mm. "A" is the center of the effective image area. .6 01 .0 0.25 16 pin DIP (450mil) Ш ÷ αi က် ထံ တ် ဖဲ့ 11.43 31.0 ± 36.6 £.0 ± ∂.£ ā 1.0 ± 4.11 1.27 9.6 2.r 0.3  $12.2 \pm 0.1$ ⊕ 0.3 ® 127 9.2 6 (First pin only)≥ GOLD PLATING 9 AS-C2.2-03(E) 0.69 42 ALLOY Plastic 0.90g 7.8 Unit: mm PACKAGE STRUCTURE 2.5 4.8 2.5 6.0 PACKAGE MATERIAL DRAWING NUMBER LEAD TREATMENT PACKAGE MASS LEAD MATERIAL Package Outline Ω