## INTEGRATED CIRCUITS

## DATA SHEET

# TDA8501 PAL/NTSC encoder

Preliminary specification
File under Integrated Circuits, IC02

**April 1993** 





**TDA8501** 

#### **FEATURES**

- Two input stages: R, G, B and -(R-Y), -(B-Y), Y with multiplexing
- Chrominance processing, highly integrated, includes low frequency filters for the colour difference signals, and after the modulator a bandpass filter
- Fully controlled modulator produces a signal according to the PAL or NTSC standard without adjustments
- A free running oscillator. Can be tuned by crystal or by an external frequency source
- Output stages with separated Y + SYNC and chrominance (Y + C, SVHS), and a CVBS output. Signal amplitudes are correct for 75 Ω driving via an external emitter follower. Internal generation of NTSC setup
- Sync separator circuit and pulse shaper, to generate the required pulses for the processing, clamping, blanking, FH/2, and burst pulse
- H/2 control pin. In PAL mode the internally generated H/2 is connected to this pin and the phase of this signal can be reset
- Internal bandgap reference.

#### **GENERAL DESCRIPTION**

The TDA8501 is a highly integrated PAL/NTSC encoder IC which is designed for use in all applications where R, G and B or Y, U and V signals require transformation to PAL or NTSC values. The specification of the input signals are fully compatible with the specification of those of the TDA8505 SECAM-encoder.

### ORDERING INFORMATION

| EXTENDED TYPE | PACKAGE |              |          |                          |  |  |
|---------------|---------|--------------|----------|--------------------------|--|--|
| NUMBER        | PINS    | PIN POSITION | MATERIAL | CODE                     |  |  |
| TDA8501       | 24      | DIL          | plastic  | SOT234AH2 <sup>(1)</sup> |  |  |
| TDA8501T      | 24      | SO           | plastic  | SOT137AH1 <sup>(2)</sup> |  |  |

#### Note

SOT234-1; 1996 December 2.

2. SOT137-1; 1996 December 2.

TDA8501



April 1993

TDA8501



#### **PINNING**

U and V respectively, are the terms used to describe the colour difference signals at the output of the matrix.

| SYMBOL          | PIN | DESCRIPTION                                                                                                                                                                                            |
|-----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -(R-Y)          | 1   | colour difference input signal, for EBU bar (75%) 1.05 V (p-p)                                                                                                                                         |
| MCONTROL        | 2   | multiplexer switch control input; HIGH = RGB, LOW = -(R-Y), -(B-Y), Y                                                                                                                                  |
| -(B-Y)          | 3   | colour difference input signal, for EBU bar (75%) 1.33 V (p-p)                                                                                                                                         |
| H/2             | 4   | line pulse input/output divided-by-2 for synchronizing the internal H/2, if not used, this pin dependent on mode selected, is either left open-circuit, or connected to $V_{CC}$ or to ground (note 1) |
| Υ               | 5   | luminance input signal 1 V nominal without sync                                                                                                                                                        |
| U OFFSET        | 6   | U modulator offset control capacitor                                                                                                                                                                   |
| R               | 7   | RED input signal for EBU bar of 75% 0.7 V (p-p)                                                                                                                                                        |
| V <sub>CC</sub> | 8   | supply voltage; 5 V nominal                                                                                                                                                                            |
| G               | 9   | GREEN input signal for EBU bar of 75% 0.7 V (p-p)                                                                                                                                                      |
| V <sub>SS</sub> | 10  | ground (0 V)                                                                                                                                                                                           |
| В               | 11  | BLUE input signal for EBU bar of 75% 0.7 V (p-p)                                                                                                                                                       |
| V OFFSET        | 12  | V modulator offset control capacitor                                                                                                                                                                   |
| $V_{REF}$       | 13  | 2.5 V internal reference voltage output                                                                                                                                                                |
| CHROMA          | 14  | chrominance output                                                                                                                                                                                     |
| FLT             | 15  | filter tuning loop capacitor                                                                                                                                                                           |
| CVBS            | 16  | composite PAL or NTSC output, 2 V (p-p) nominal                                                                                                                                                        |

## PAL/NTSC encoder

TDA8501

| SYMBOL                  | PIN | DESCRIPTION                                                                                                                                                       |
|-------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PAL/NTSC and Y/Y + SYNC | 17  | four level control pin (note 2)                                                                                                                                   |
| NOTCH                   | 18  | Y +SYNC output via an internal resistor of 2 kΩ; a notch filter can be connected to this pin                                                                      |
| Y +SYNC OUT             | 19  | 2 V (p-p) nominal Y +SYNC output                                                                                                                                  |
| Y +SYNC IN              | 20  | Y +SYNC input; (from pin 22) connected to the output of the external delay line                                                                                   |
| BURST ADJ               | 21  | burst current adjustment via external resistor                                                                                                                    |
| Y +SYNC OUT             | 22  | Y +SYNC output 1 V (p-p) nominal, connected to the input of the external delay line                                                                               |
| OSC                     | 23  | oscillator tuning: connected to either a crystal in series with capacitor to ground, or to an external frequency source via a resistor in series with a capacitor |
| CS                      | 24  | composite sync input, 0.3 V (p-p) nominal                                                                                                                         |

#### **Notes**

- Pin 4: in PAL mode, if not connected to external H2 pulse, this pin is the output for the internally generated H/2 signal. Pin 4: in NTSC mode, for internal set-up this pin is connected to ground; when internal set-up is switched off, this pin is connected to V<sub>CC</sub>.
- 2. The listed voltages connected to pin 17 (if  $V_{CC} = +5 \text{ V}$ ) enable the following Y (via pin 5) input signal states:
  - 0 V = PAL mode; at pin 5, Y without sync and input blanking on
  - 5 V = NTSC mode; at pin 5, Y without sync and input blanking on
  - 1.8 V = PAL mode; at pin 5, Y with sync and input blanking off
  - 3.2 V = NTSC mode; at pin 5, Y with sync and input blanking off

TDA8501

#### **FUNCTIONAL DESCRIPTION**

The TDA8501 device comprises:

- · encoder circuit
- oscillator and filter control
- · sync separator and pulse shaper.

Within this functional description, the term Y is used to describe the luminance signal and the terms U and V respectively, are used to describe the colour difference signals.

#### **Encoder circuit**

INPUT STAGE

The input stage of the device uses two signal paths (see Fig.1). Fast switching between the two signal paths is achieved by means of the signal path selection switch MCONTROL (pin 2).

#### R, B AND G INPUT SIGNALS PATH

One signal path provides the connection for R, G and B signal inputs (via pins 7, 9 and 11) which are connected to a matrix via clamping and line blanking circuits. The signal outputs from the matrix are U, V and Y.

For an EBU colour bar of 75% the amplitude of the signal must be 0.7 V (peak-to-peak):

U = 0.493 (B-Y)V = 0.877 (R-Y)

Y = 0.299 R +0.587 G +0.114 B

When selected (via MCONTROL), the U, V signals from the matrix are routed through the selection switch to the low pass filters. The Y signal from the matrix is routed through the selection switch to the adder and combined with the sync pulse from the sync separator and then connected via a buffer internally to pin 22 (Y + SYNC OUT to delay line).

A second signal path provides the connection for negative colour difference signal inputs -(R-Y), -(B-Y) i.e. V, U (via pins 1, 3) and luminance Y (via pin 5), which are routed directly to the switch inputs via clamping and line blanking circuits.

The Y input signal (via pin 5) differs from other signal inputs, in that the timing of the internal clamp is after the sync period.

The amplitude and polarity of these colour difference and luminance input signals are processed to provide suitable switch inputs of U, V and Y signal values.

The condition for 75% colour bar is:

pin 1 -(R-Y) = 1.05 V (peak-to-peak)pin 3 -(B-Y) = 1.33 V (peak-to-peak)pin 5 Y = 1 V (peak-to-peak) without sync

When selected (via MCONTROL), the U and V signals (via the switch) are routed to the low pass filters. The Y signal (via the switch) is routed via the adder and buffer to pin 22 (Y +SYNC OUT to delay line). Dependent on pin 17 conditioning, the Y signal may have external or internal sync added (see section Four level control pin).

#### FOUR LEVEL CONTROL PIN

The Y input signal (via pin 5) is conditioned by use of the 4-level control pin (pin 17) to emulate either the PAL or NTSC modes, with sync and input blanking off or without sync and input blanking on.

Pin 17 may be hard wire connected to either ground (LOW for PAL mode) or  $V_{CC}$  (HIGH for NTSC mode). External resistors can further modify the voltage level input at pin 17 to condition (pin 5) Y with sync and input blanking off or Y without sync and input blanking on. (see section PAL/NTSC and Y/Y +SYNC).

## U AND V SIGNALS

In PAL and NTSC modes the U and V (colour difference) signals at the output of the switch are configured differently as follows:

### PAL mode:

 after the adding of the burst pulse to U and V, these signals are connected to the input of the low pass filters.
 During the vertical sync period the burst pulse is suppressed.

#### NTSC mode:

 the burst pulse is only added to U and the gain of the U and V signals is 0.95 of the gain in PAL mode. During the vertical sync period the burst pulse is suppressed.

## PAL/NTSC encoder

TDA8501



Fig.3 Low pass filter response for colour difference signals (PAL mode).



(2) group delay.

Downloaded from **Datasheet.su** 

Fig.4 Low pass filter response for colour difference signals (NTSC mode).

#### Low pass filters

The –3dB nominal frequency response level of the low pass filters are different in PAL and NTSC modes.

PAL mode: bandwidth = 1.35 MHz nominal (see Fig.3).

NTSC mode: bandwidth = 1.1 MHz nominal (see Fig.4).

The signal outputs of the low pass filters are connected to the signal inputs of the U and V modulators.

#### U AND V MODULATORS

Two four-quadrant multipliers are used for quadrature amplitude modulation of the U and V signals. The level of harmonics produced by the modulated signals are minimal, because of real multiplication with sinewave carriers.

The unbalance of the modulators is minimized by means of a control loop and two external capacitors, pin 6 for the U modulator and pin 12 for the V modulator. The timing of the control loop is triggered by the H/2 pulse, so that during one sync period the U control is active and during the next sync period the V control is active. In this way, when U and V are both zero, the suppressed carrier is guaranteed to be at a low level.

The internal oscillator circuit generates two sinewave carriers (0 degree and 90 degree). The '0 degree' (0) carrier is connected to the U modulator and the '90 degree' (1) carrier is connected to the V modulator.

## PAL mode:

- switched sequentially by the H/2 pulse, the V signal is modulated alternately with the direct and inverse carrier.
- the internal H/2 pulse can be forced into a specific phase by means of an external pulse connected to pin 4 (H/2).
   Forcing is active at HIGH level. If not used pin 4 can be left open-circuit or connected to ground. If pin 4 is left open, the internally generated H/2 pulse (output) is connected to this pin.

#### NTSC mode:

 alternation of the V modulation is not allowed. If pin 4 is not used for set-up control (see Y +SYNC, CVBS and Chrominance outputs), it can be left open-circuit or connected to ground.

TDA8501

#### CHROMINANCE BLANKING

The signal outputs from the modulators are connected to the signal input of the chrominance blanking circuit. To avoid signal distortion that may be caused by the control loop, the signal outputs of the modulators are blanked during the sync period. This prevents signal distortion during the adding of the sync pulse at the CVBS output circuit.



#### BANDPASS FILTER

A wide symmetrical bandpass filter is used so that a maximum performance of the chrominance for Y +C (SVHS) is guaranteed. This wide curve is possible because of the minimal signal level of the harmonics within the modulators see Figs (PAL mode: 5 and 6); (NTSC mode: 7 and 8) which illustrate the nominal response for PAL and NTSC modes.



Fig.6 Band pass filter nominal frequency/group delay response (PAL mode).

## PAL/NTSC encoder

TDA8501



Fig.7 Band pass filter nominal frequency response (NTSC mode).



- (1) frequency response.
- (2) group delay.

Fig.8 Band pass filter nominal frequency/group delay response (NTSC mode).

Y +SYNC, CVBS AND CHROMINANCE OUTPUTS

The Y signal from the matrix, or the Y signal from pin 5, (selected via the switch) is added with the composite sync signal of the sync separator (dependent on pin 17 conditioning). The output of the adder, nominal 1 V (peak-to-peak), is connected to pin 22 (see Fig.1). Pin 22 is connected to an external delay line.

The delay line is necessary for correct timing of the Y + SYNC signal with the chrominance signal. The output resistor of the delay line is connected to  $V_{REF}$  (pin 13). The output of the external delay line is connected to (input) pin 20.

The Y +SYNC (delayed) input signal at pin 20 is amplified via a buffer to a level of 2 V (peak-to-peak) nominal and connected to pin 19 (Y + SYNC output).

The Y + SYNC (delayed) input signal at pin 20 is also connected via an internal resistor of 2 k $\Omega$  to the input of the CVBS adder stage. After the internal resistor of 2 k $\Omega$ , and before the input of the CVBS adder, an external notch filter can be connected via pin 18.

The chrominance output of the bandpass filter is added with Y +SYNC signal via the CVBS adder. The CVBS (combined video and blanking signal) output of the adder is connected to pin 16 with a nominal amplitude of 2 V (peak-to-peak).

The chrominance output of the bandpass filter is amplified via a buffer and connected to pin 14. The chrominance amplitude corresponds with the value of Y + SYNC signal output at pin 19. Together both outputs give the Y +C (SVHS) signals.

BLACK AND BLANKING LEVELS IN PAL AND NTSC MODES

PAL mode: Fig.9 illustrates the nominal Y + SYNC signal at pin 22, the difference between black and blanking level is 0 mV.

NTSC mode: Fig.10 illustrates the nominal Y + SYNC signal at pin 22, the difference between black and blanking level is 53 mV.

Because of the difference between the black and blanking level in the NTSC mode, there are two options for NTSC.

## PAL/NTSC encoder

TDA8501



NTSC option with internal set-up generation

Pin 4 connected to ground or left open-circuit. The set-up is generated internally and the input signals have the values already specified in section Input stage. The set-up is not suppressed during vertical sync.

NTSC option without internal set-up generation

Pin 4 connected to  $V_{CC}$ . This option places some restrictions on the input signals as follows:

- if the output signal must be according to the NTSC standard, the input signals must be generated with a specific set-up level
- for R, G and B inputs a set-up level of 53 mV is required, therefore the specified amplitude must be 753 mV (peak-to-peak) instead of 700 mV (peak-to-peak)
- for U, V and Y inputs a set-up level for Y of 76 mV is required, therefore the specified amplitude must be 1076 mV (peak-to-peak) (without sync) instead of 1 V (peak-to-peak). This option, combined with U, V and Y inputs, is not possible if V<sub>CC</sub> is < 4.75 V.</li>



April 1993 10

Downloaded from Datasheet.su

## PAL/NTSC encoder

TDA8501

#### **Oscillator and Filter Control**

The internal crystal oscillator is connected to pin 23 which provides for the external connection of a crystal in series with a trimmer to ground. It is possible to connect an external signal source to pin 23, via a capacitor in series with a resistor. The signal shape is not important. Figure 11 shows the external components connected to pin 23 and the required conditions. The minimum AC current of 50  $\mu\text{A}$  must be determined by the resistors ( $R_{int}$  and  $R_{ext}$ ) and the voltage of the signal source. For example, in this way an external sub-carrier, locked to the sync, can be used.

PAL mode: frequency of the oscillator is

4.433618 MHz.

NTSC mode: frequency of the oscillator is

3.579545 MHz.

The –3 dB of the low pass filters and the centre frequency of the bandpass filter are controlled by the filter control loop and directly coupled to the value of the frequency of the oscillator. The external capacitor of the control loop is connected to pin 15.



#### Sync separator and Pulse shaper

The composite sync (CS) input at pin 24 (via the sync separator) together with a sawtooth generator provide the source for all pulses necessary for the processing.

Pulses are used for:

- clamping
- video blanking
- H/2
- · chrominance blanking
- · burst pulse generation for adding to U, V
- pulses for the modulator offset control.

The value of the sawtooth generator output (current) is determined by the value of a fixed resistor to ground which is connected externally at pin 21 (BURST ADJ). When finer tolerance of the burst position is required, the fixed resistor is connected in series with a variable potentiometer to ground. By use of the potentiometer the burst position at the outputs can be finely adjusted, after which the pulse width of the burst and the position and pulse width of all other internal pulses are then determined. When using a fixed resistor with a tolerance of 2%, a tolerance of 10% of the burst position can be expected. Timing diagrams of the pulses are provided by Figs 12 and 13.

H/2 at pin 4 is only necessary in the PAL mode when the internal H/2 pulse requires locking with an external H/2 phase (two or more encoders locked in same phase). The forcing of the internal H/2 to a desired phase is possible by means of an external pulse. Forcing is active at HIGH

For the functioning of Pin 4 in the NTSC mode see also section Black and Blanking levels in PAL and NTSC modes.

April 1993 11

Downloaded from **Datasheet.su** 

TDA8501



TDA8501



## PAL/NTSC encoder

TDA8501

## PAL/NTSC and Y/Y + SYNC

Pin 17 is used as a four level control pin to condition the Y/Y + SYNC input signal (via pin 5). Pin 17 is normally connected to ground for PAL mode, or to  $V_{CC}$  for the NTSC mode. By use of external resistors (potential divider connected to pin 17), the input blanking at pin 5 can be switched on and off. (see Table 1 and Fig 14).

Table 1 PAL/NTSC Y/Y +SYNC pin 5 options (pin 17 connection configurations).

| MODE | PIN 5 STATUS                         | PIN 17 CONNECTION REQUIREMENT                                                                         |
|------|--------------------------------------|-------------------------------------------------------------------------------------------------------|
| PAL  | Y without sync and input blanking on | pin 17 LOW, connected to V <sub>SS</sub>                                                              |
| NTSC | Y without sync and input blanking on | pin 17 HIGH, connected to V <sub>CC</sub>                                                             |
| PAL  | Y with sync and input blanking off   | pin 17 with 39 k $\Omega$ connected to V <sub>CC</sub> and 22 k $\Omega$ connected to V <sub>SS</sub> |
| NTSC | Y with sync and input blanking off   | pin 17 with 22 k $\Omega$ connected to V <sub>CC</sub> and 39 k $\Omega$ connected to V <sub>SS</sub> |

#### **LIMITING VALUES**

In accordance with the Absolute Maximum System (IEC134); all voltages referenced to V<sub>SS</sub> (pin 10).

| SYMBOL           | PARAMETER                     | MIN. | MAX. | UNIT |
|------------------|-------------------------------|------|------|------|
| V <sub>CC</sub>  | positive supply voltage       | 0    | 5.5  | V    |
| T <sub>stg</sub> | storage temperature           | -65  | +150 | °C   |
| T <sub>amb</sub> | operating ambient temperature | -25  | +70  | °C   |

## THERMAL RESISTANCE

| SYMBOL              | SYMBOL PARAMETER                     |        |
|---------------------|--------------------------------------|--------|
| R <sub>th j-a</sub> | from junction to ambient in free air |        |
|                     | SOT234                               | 66 K/W |
|                     | SOT137                               | 75 K/W |

## DC CHARACTERISTICS

 $V_{CC}$  = 5 V;  $T_{amb}$  = 25 °C; all voltages referenced to ground (pin 10); unless otherwise specified.

| SYMBOL           | PARAMETER                         | CONDITIONS | MIN.  | TYP. | MAX.  | UNIT |
|------------------|-----------------------------------|------------|-------|------|-------|------|
| Supply (pir      | 1 8)                              |            |       |      |       |      |
| V <sub>CC</sub>  | supply voltage                    |            | 4.5   | 5.0  | 5.5   | V    |
| I <sub>CC</sub>  | supply current                    |            | _     | 40   | _     | mA   |
| P <sub>tot</sub> | total power dissipation           |            | _     | 200  | _     | mW   |
| $V_{REF}$        | reference voltage output (pin 13) |            | 2.425 | 2.5  | 2.575 | V    |

TDA8501

## **AC CHARACTERISTICS**

 $V_{CC}$  = 5 V;  $T_{amb}$  = 25 °C; composite sync signal connected to pin 24; unless otherwise specified.

| SYMBOL              | PARAMETER                                       | CONDITIONS                          | MIN. | TYP.            | MAX. | UNIT |
|---------------------|-------------------------------------------------|-------------------------------------|------|-----------------|------|------|
| Encoder c           | ircuit                                          |                                     | -1   |                 | '    | •    |
| Input stage         | (pins 1, 3, 5, 7, 9 and 11); black leve         | I = clamping level                  |      |                 |      |      |
|                     | maximum signal                                  |                                     |      |                 |      |      |
| $V_{n(max)}$        | from black level positive                       |                                     | _    | 1.2             | -    | V    |
| V <sub>n(min)</sub> | from black level negative                       | only pins 1, 3 and 5                | -    | 0.9             | _    | V    |
| I <sub>bias</sub>   | input bias current                              | $V_1 = V_{13}$                      | _    | _               | < 1  | μΑ   |
| V <sub>I</sub>      | input voltage clamped                           | input capacitor connected to ground | tbf  | V <sub>13</sub> | tbf  | V    |
| <br> <br>           | input clamping impedance                        |                                     |      |                 |      |      |
|                     |                                                 | $I_1 = 1 \text{ mA}$                | _    | 80              | _    | Ω    |
|                     |                                                 | I <sub>O</sub> = 1 mA               | _    | 80              | -    | Ω    |
|                     | matrix and gain tolerance of R, G and B signals |                                     | _    | -               | < 5  | %    |
| G                   | gain tolerance of Y, –(R–Y) and –(B–Y)          |                                     | -    | -               | < 5  | %    |
| MCONTRO             | DL (pin 2; note 1)                              |                                     | •    | •               | •    | •    |
| V <sub>IL</sub>     | LOW level input voltage Y, –(R–Y) and –(B–Y)    |                                     | 0    | -               | 0.4  | V    |
| V <sub>IH</sub>     | HIGH level input voltage R, G and B             |                                     | 1    | _               | 5    | V    |
| l <sub>l</sub>      | input current                                   |                                     | _    | _               | -3   | μΑ   |
| t <sub>sw</sub>     | switching time                                  |                                     | _    | 50              | _    | ns   |
| U modulat           | or offset control (pin 6)                       |                                     | •    | •               | •    | •    |
| V <sub>6</sub>      | DC voltage control level                        |                                     | _    | 2.5             | _    | V    |
| I <sub>LI</sub>     | input leakage current                           |                                     | _    | -               | 100  | nA   |
| V <sub>LL</sub>     | limited level voltage LOW                       |                                     | _    | 1.8             | _    | V    |
| V <sub>HL</sub>     | limited level voltage HIGH                      |                                     | _    | 3.2             | _    | V    |
| V modulat           | or offset control (pin 12)                      |                                     |      |                 | •    | •    |
| V <sub>12</sub>     | DC voltage control level                        |                                     | _    | 2.5             | _    | V    |
| <br>I <sub>LI</sub> | input leakage current                           |                                     | _    | _               | 100  | nA   |
| V <sub>LL</sub>     | limited level voltage LOW                       |                                     | _    | 1.8             | 1-   | V    |
| V <sub>HL</sub>     | limited level voltage HIGH                      |                                     | _    | 3.2             | _    | V    |
|                     | (pin 22 out to delay circuit)                   | •                                   |      |                 | •    | •    |
| R <sub>O</sub>      | output resistance                               |                                     | _    | _               | < 25 | Ω    |
| I <sub>sink</sub>   | maximum sink current                            |                                     | 350  | _               | _    | μΑ   |
| I <sub>source</sub> | maximum source current                          |                                     | 1000 | -               | -    | μΑ   |
| V <sub>BL</sub>     | black level output voltage                      |                                     | _    | 2.5             | -    | V    |

TDA8501

| SYMBOL              | PARAMETER                                   | CONDITIONS                                                   | MIN. | TYP. | MAX. | UNIT |
|---------------------|---------------------------------------------|--------------------------------------------------------------|------|------|------|------|
| PAL mode;           | pin 17 = 0 V                                | •                                                            |      |      |      | •    |
| V <sub>SYNC</sub>   | sync voltage amplitude                      |                                                              | 285  | 300  | 315  | mV   |
| $V_{Y}$             | Y voltage amplitude                         |                                                              | 665  | 700  | 735  | mV   |
| $V_{DIF}$           | difference between black and blanking level |                                                              | _    | 0    | _    | mV   |
| NTSC mod            | e; pin 17 = 5 V and pin 4 open-circuit      | or ground                                                    |      | ·    |      | •    |
| V <sub>SYNC</sub>   | sync voltage amplitude                      |                                                              | 270  | 286  | 300  | mV   |
| $V_{Y}$             | Y voltage amplitude                         |                                                              | 628  | 661  | 694  | mV   |
| $V_{DIF}$           | difference between black and blanking level |                                                              | _    | 53   | _    | mV   |
| BW                  | frequency response                          | pin 22 with external load of R = 10 k $\Omega$ and C = 10 pF | 10   | _    | -    | MHz  |
|                     | group delay tolerance                       |                                                              | _    | _    | 20   | ns   |
| $t_d$               | sync delay from pin 24 to pin 22            |                                                              | 220  | 290  | 360  | ns   |
| $t_d$               | Y delay from pin 5 to pin 22                |                                                              | _    | 10   | _    | ns   |
| α                   | Chrominance cross talk                      | 0 dB = 1330 mV<br>(peak-to-peak)<br>= 75% RED                | -    | _    | -60  | dB   |
| Y + SYNC            | IN (pin 20 from delay circuit; note 2       | )                                                            | •    | '    |      |      |
| I <sub>bias</sub>   | input bias current                          |                                                              | _    | _    | 1    | μΑ   |
| VI                  | maximum voltage amplitude                   |                                                              | _    | _    | 1    | V    |
| Y + SYNC            | OUT (pin 19 output Y (SVHS); note           | 2)                                                           |      | -    | !    |      |
| R <sub>O</sub>      | output resistance                           |                                                              | _    | 120  | Ī-   | Ω    |
| I <sub>sink</sub>   | maximum sink current                        |                                                              | 650  | _    | _    | μΑ   |
| I <sub>source</sub> | maximum source current                      |                                                              | 1000 | _    | _    | μΑ   |
| V <sub>BL</sub>     | black level output voltage                  |                                                              | _    | 1.65 | _    | V    |
| G                   | Y + SYNC gain;<br>from pin 20 to pin 19     |                                                              | -    | 12   | -    | dB   |
| BW                  | frequency response                          | pin 19 with external load of R = 10 k $\Omega$ and C = 10 pF | 10   | _    | -    | MHz  |
|                     | group delay tolerance                       |                                                              | _    | _    | 20   | ns   |
| α                   | Chrominance cross talk                      | 0 dB = 1330 mV<br>(peak-to-peak)<br>= 75% RED                | -    | _    | -54  | dB   |

TDA8501

| SYMBOL              | PARAMETER                                                                                                       | CONDITIONS                       | MIN. | TYP. | MAX.     | UNIT    |
|---------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------|------|------|----------|---------|
| NOTCH (pi           | in 18)                                                                                                          |                                  |      | •    | '        |         |
| R <sub>O</sub>      | output resistance                                                                                               |                                  | 1750 | 2000 | 2500     | Ω       |
| V <sub>CC</sub>     | DC voltage level                                                                                                |                                  | _    | 2.5  | _        | V       |
| I <sub>sink</sub>   | maximum sink current                                                                                            |                                  | 350  | _    | _        | μΑ      |
|                     | nce output (pin 14)                                                                                             | 1                                |      |      | <u> </u> |         |
| I <sub>sink</sub>   | maximum sink current                                                                                            |                                  | 700  | _    | _        | μΑ      |
| I <sub>source</sub> | maximum source current                                                                                          |                                  | 1000 | _    | _        | μΑ      |
| R <sub>O</sub>      | output resistance                                                                                               |                                  | _    | 120  | _        | Ω       |
| ΔV <sub>DC</sub>    | variation of DC voltage level<br>when chrominance signal is<br>blanked and chrominance signal is<br>not blanked |                                  | -    | -    | 5        | mV      |
| PAL mode;           | pin 17 = 0 V                                                                                                    |                                  |      |      |          |         |
| Vo                  | chrominance output voltage (peak-to-peak) amplitude burst                                                       |                                  | 480  | 600  | 720      | mV      |
|                     | ratio: chrominance<br>(75% RED)/burst                                                                           |                                  | 2.1  | 2.2  | 2.3      |         |
| NTSC mod            | le; pin 17 = 5 V                                                                                                | •                                | '    | -    | '        | '       |
| Vo                  | chrominance output voltage (peak-to-peak) amplitude burst                                                       |                                  | 460  | 570  | 680      | mV      |
|                     | ratio: chrominance<br>(75% RED)/burst                                                                           |                                  | 2.1  | 2.2  | 2.3      |         |
|                     | carrier suppression when input-signals are 0 V                                                                  | 0 dB = 1330 mV<br>(peak-to-peak) | -    | 37   | -        | dB      |
|                     | phase accuracy (difference between 0 and 90 degree carriers)                                                    |                                  | _    | -    | 2        | degrees |
| LPF                 | Low-pass filters                                                                                                | see Figs 3 and 4                 | •    | •    | •        | •       |
| BPF                 | Band-pass filters                                                                                               | see Figs 5 and 6                 |      |      |          |         |
| V <sub>n</sub>      | noise level (RMS value)                                                                                         |                                  | _    | _    | 4        | mV      |
| BP                  | burst phase; 0 degrees = phase U c                                                                              | arrier                           |      |      |          |         |
|                     | PAL mode                                                                                                        |                                  | _    | ±135 | _        | degrees |
|                     | NTSC mode                                                                                                       |                                  | _    | 180  | _        | degrees |
| α                   | Y + SYNC cross talk<br>(0 to 6 MHz)                                                                             | 0 dB = 1400 mV<br>(peak-to-peak) | _    | _    | -60      | dB      |

TDA8501

| SYMBOL              | PARAMETER                                        | CONDITIONS              | MIN. | TYP.                   | MAX.  | UNIT             |
|---------------------|--------------------------------------------------|-------------------------|------|------------------------|-------|------------------|
| CVBS out            | put (pin 16)                                     | -                       | •    | •                      | '     | •                |
| I <sub>sink</sub>   | maximum sink current                             |                         | 650  | _                      | _     | μΑ               |
| I <sub>source</sub> | maximum source current                           |                         | 1000 | _                      | _     | μΑ               |
| Vo                  | DC voltage level                                 | Y +SYNC = 0             | _    | 1.6                    | _     | V                |
| G                   | Y +SYNC gain;<br>from pin 20 to pin 16           |                         | _    | 12                     | _     | dB               |
| G                   | chrominance difference;<br>from pin 14 to pin 16 |                         | _    | 0                      | _     | dB               |
| Gø                  | differential phase                               | note 3                  | _    | _                      | 3     | degrees          |
| G <sub>V</sub>      | differential gain                                | note 4                  | _    | _                      | 3     | dB               |
| R <sub>O</sub>      | output resistance                                |                         | _    | 120                    | _     | Ω                |
| Oscillator          | output (pin 23)                                  |                         |      |                        |       |                  |
| OSC                 | series-resonance                                 | the resonance resista   |      |                        |       | $\Omega$ and the |
| Filter tuni         | ng loop (pin 15)                                 | ,                       |      |                        |       |                  |
| V <sub>DC</sub>     | DC control voltage level NTSC                    |                         | _    | 0.83                   | _     | V                |
| V <sub>DC</sub>     | DC control voltage level PAL                     |                         | -    | 0.88                   | _     | V                |
| V <sub>DCL</sub>    | limited DC-level LOW                             | I <sub>O</sub> = 200 μA | _    | 0.27                   | _     | V                |
| V <sub>DCH</sub>    | limited DC-level HIGH                            | I <sub>I</sub> = 200 μA | _    | 1.8                    | _     | V                |
| H2 (pin 4)          |                                                  |                         | •    | •                      | •     | •                |
| V <sub>IL</sub>     | LOW level input voltage                          | inactive                | 0    | _                      | 1     | V                |
| V <sub>IH</sub>     | HIGH level input voltage                         | active                  | 4    | _                      | 5     | V                |
| I <sub>I</sub>      | current for forcing HIGH                         |                         | 220  | _                      | _     | μΑ               |
| lo                  | current for forcing LOW                          |                         | 260  | _                      | _     | μΑ               |
| Vo                  | voltage out LOW                                  |                         | _    | _                      | < 0.5 | V                |
| Vo                  | voltage out HIGH                                 |                         | 4    | _                      | _     | V                |
| I <sub>sink</sub>   | maximum sink current                             |                         | 50   | _                      | _     | μΑ               |
| I <sub>source</sub> | maximum source current                           |                         | 50   | _                      | _     | μΑ               |
| Composit            | e sync input (pin 24)                            |                         |      |                        |       |                  |
| V <sub>SYNC</sub>   | SYNC pulse amplitude                             |                         | 75   | 300                    | 600   | mV (p-p)         |
|                     | slicing level                                    |                         | _    | 50                     | _     | %                |
| I <sub>I</sub>      | input current                                    |                         | _    | 4                      | -     | μΑ               |
| lo                  | maximum output current during SYNC               |                         | -    | 100                    | -     | μΑ               |
| BURST AI            | DJ (pin 21; note 5)                              |                         | -    |                        |       |                  |
| BP                  | DC voltage level                                 |                         | _    | V <sub>REF</sub> (V13) | -     | V                |

TDA8501

| SYMBOL            | PARAMETER                                                          | CONDITIONS | MIN.     | TYP. | MAX. | UNIT |
|-------------------|--------------------------------------------------------------------|------------|----------|------|------|------|
| Control pi        | n PAL/NTSC and Y/Y + SYNC (pin 17                                  | '; note 6) | <b>!</b> | 1    |      | •    |
| V <sub>I</sub>    | PAL mode and blanking pin 5 active internal sync added to Y        |            | 0        | _    | 1    | V    |
| V <sub>I</sub>    | PAL mode and blanking pin 5 inactive internal sync not added to Y  |            | 1.6      | _    | 2.0  | V    |
| V <sub>I</sub>    | NTSC mode and blanking pin 5 active internal sync added to Y       |            | 4        | _    | 5    | V    |
| VI                | NTSC mode and blanking pin 5 inactive internal sync not added to Y |            | 3        | _    | 3.4  | V    |
| I <sub>bias</sub> | input bias current                                                 |            | _        | -    | -10  | μΑ   |

#### Notes

- 1. The threshold level of this pin is 700 mV ±20 mV. The specification of the HIGH and LOW levels is according to the SCART fast blanking.
- 2. Pin 20 condition: black level of input signal must be 2.5 V; amplitude 0.5 V (peak-to-peak) nominal.
- 3. Definition: maximum phase minimum phase = difference phase
- 4. Definition:  $\frac{\text{maximum gain} \text{minimum gain}}{\text{maximum gain}} \times 100 = \text{difference gain } \%$
- 5. The output impedance of this pin is low (< 100  $\Omega$ ). The nominal value of the external resistor is 196 k $\Omega$  (see also section Sync separator and Pulse shaper).
- 6. The threshold levels are: 0.25 times  $V_{CC}$ , 0.5 times  $V_{CC}$  and 0.75 times  $V_{CC}$ .

TDA8501

 Table 2
 Internal circuitry.

| PIN | NAME          | CIRCUIT                | DESCRIPTION                                                                                                          |
|-----|---------------|------------------------|----------------------------------------------------------------------------------------------------------------------|
| 1   | -(R-Y)        | 1 100 µA 100 µA MKA440 | -(R-Y) input; connected via<br>47 nF capacitor<br>1.05 V (p-p) for EBU bar of 75%<br>see also pins 3, 5, 7, 9 and 11 |
| 2   | MCONTROL      | 25 μA<br>MKA441        | multiplexer switch control input < 0.4 V Y, U and V >1 V R, G and B                                                  |
| 3   | -(B-Y)        | see pin 1              | -(B-Y) input; connected via<br>47 nF capacitor<br>1.33 (p-p) for EBU bar of 75%                                      |
| 4   | H/2<br>IN/OUT | 275 N<br>WKA442        | H/2 input PAL MODE: pin open, output of internal H/2 Forcing possibility NTSC mode: 0 V set-up 5 V no set-up         |

## TDA8501

| PIN | NAME            | CIRCUIT                          | DESCRIPTION                                                                     |
|-----|-----------------|----------------------------------|---------------------------------------------------------------------------------|
| 5   | Υ               | see pin 1                        | Y input; connected via 47 nF capacitor 1 V (p-p) for EBU bar of 75%             |
| 6   | U OFFSET        | 270 Ω<br>2.5 V<br>8 µA<br>MKA443 | 220 nF (low-leakage) connected to ground see also pin 12                        |
| 7   | R               | see pin 1                        | RED input; connected via 47 nF capacitor 0.7 V (p-p) for EBU bar of 75%         |
| 8   | V <sub>CC</sub> | supply MKA444                    | supply voltage<br>5 V nominal                                                   |
| 9   | G               | see pin 1                        | GREEN input; connected via<br>47 nF capacitor<br>0.7 V (p-p) for EBU bar of 75% |
| 10  | V <sub>SS</sub> | 10 substrate ground MKA445       | ground                                                                          |
| 11  | В               | see pin 1                        | BLUE input; connected via<br>47 nF capacitor<br>0.7 V (p-p) for EBU bar of 75%  |

## TDA8501

| PIN | NAME             | CIRCUIT                                             | DESCRIPTION                                                        |
|-----|------------------|-----------------------------------------------------|--------------------------------------------------------------------|
| 12  | V OFFSET         | see pin 6                                           | 220 nF (low-leakage) connected to ground                           |
| 13  | V <sub>REF</sub> | 150 Ω 2.5 V MKA446                                  | 2.5 V reference voltage decoupling with 47 µF and 22 nF capacitors |
| 14  | CHROMA           | 100 Ω<br>18 kΩ<br>0.25 pF<br>5.5 kΩ<br>2.5 V MKA447 | chrominance output; together with pin 19 the Y + C (SVHS) output   |
| 15  | FLT              | 16 JA MKA448                                        | filter control pin 220 nF capacitor to ground                      |

TDA8501

| PIN | NAME                 | CIRCUIT                                           | DESCRIPTION                                                                          |
|-----|----------------------|---------------------------------------------------|--------------------------------------------------------------------------------------|
| 16  | CBVS                 | 16.3 kΩ<br>0.38 pF<br>3 kΩ<br>2.5 V MKA449        | CVBS output                                                                          |
| 17  | PAL/NTSC<br>Y/Y+SYNC | 3.3 kΩ  25 μA  17  Lest information 25 μA  MKA450 | 4-level control pin Pin 5: 0 V PAL, Y 1.8 V PAL Y+SYNC 3.2 V NTSC Y +SYNC 5 V NTSC Y |
| 18  | NOTCH                | 2.5 V                                             | pin for external notch filter                                                        |

## TDA8501

| PIN | NAME       | CIRCUIT                            | DESCRIPTION                                                                     |
|-----|------------|------------------------------------|---------------------------------------------------------------------------------|
| 19  | Y+SYNC OUT | 19 30.5 kn 9 kn 16 kn 2.5 V MKA452 | output of the Y +SYNC signal;<br>together with pin 14 the Y +C<br>(SVHS) output |
| 20  | Y+SYNC IN  | 2 kΩ<br>18<br>400 μΑ<br>MKA453     | input of the delayed Y+SYNC signal of the delay line black level must be 2.5 V  |
| 21  | BURST ADJ  | 21 440 Ω 2.5 V                     | external resistor to ground for adjusting the position of the burst             |

TDA8501

| PIN | NAME       | CIRCUIT                           | DESCRIPTION                                                                                                       |
|-----|------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------|
| 22  | Y+SYNC OUT | 22 100 n<br>400 µA<br>MKA455      | output of the Y+SYNC signal, connected to the delay line via a resistor                                           |
| 23  | OSC        | 3.3 V<br>2 kΩ<br>130 μΑ<br>MKA456 | subcarrier-crystal in series with a trimmer, or an external subcarrier signal, via 1 nF in series with a resistor |
| 24  | CS         | 15 kΩ<br>10 pF 4 μA MKA457        | composite SYNC signal input<br>amplitude < 600 mV (p-p)                                                           |

TDA8501



TDA8501

## **PACKAGE OUTLINES**

SDIP24: plastic shrink dual in-line package; 24 leads (400 mil)

SOT234-1



| UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b          | b <sub>1</sub> | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | e <sub>1</sub> | L          | ME           | Мн           | w    | Z <sup>(1)</sup><br>max. |
|------|-----------|------------------------|------------------------|------------|----------------|--------------|------------------|------------------|-------|----------------|------------|--------------|--------------|------|--------------------------|
| mm   | 4.7       | 0.51                   | 3.8                    | 1.3<br>0.8 | 0.53<br>0.40   | 0.32<br>0.23 | 22.3<br>21.4     | 9.1<br>8.7       | 1.778 | 10.16          | 3.2<br>2.8 | 10.7<br>10.2 | 12.2<br>10.5 | 0.18 | 1.6                      |

## Note

Downloaded from Datasheet.su

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER | EUROPEAN | ISSUE DATE |            |                                 |
|----------|-----|-------|----------|------------|------------|---------------------------------|
| VERSION  | IEC | JEDEC | EIAJ     |            | PROJECTION | ISSUE DATE                      |
| SOT234-1 |     |       |          |            |            | <del>92-11-17</del><br>95-02-04 |

TDA8501

## SO24: plastic small outline package; 24 leads; body width 7.5 mm

SOT137-1



## Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

|        | REFER    | EUROPEAN  | ISSUE DATE |                |                                  |
|--------|----------|-----------|------------|----------------|----------------------------------|
| IEC    | JEDEC    | EIAJ      |            | PROJECTION     | ISSUE DATE                       |
| 075E05 | MS-013AD |           |            |                | <del>-95-01-24</del><br>97-05-22 |
|        | -        | IEC JEDEC |            | IEC JEDEC EIAJ | IEC JEDEC EIAJ PROJECTION        |

TDA8501

#### SOLDERING

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011).

#### **SDIP**

SOLDERING BY DIPPING OR BY WAVE

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature (T<sub>stg max</sub>). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### REPAIRING SOLDERED JOINTS

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300  $^{\circ}$ C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400  $^{\circ}$ C, contact may be up to 5 seconds.

#### SO

REFLOW SOLDERING

Reflow soldering techniques are suitable for all SO packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45  $^{\circ}$ C.

#### WAVE SOLDERING

Wave soldering techniques can be used for all SO packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream end.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

## REPAIRING SOLDERED JOINTS

Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300  $^{\circ}$ C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

TDA8501

#### **DEFINITIONS**

| Data sheet status         |                                                                                       |
|---------------------------|---------------------------------------------------------------------------------------|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification     | This data sheet contains final product specifications.                                |
|                           |                                                                                       |

### Limiting values

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.