# INTEGRATED CIRCUITS



**Product specification** 

1988 Oct 07

IC15 Data Handbook



PHILIPS

Philips Semiconductors

# Hex D flip-flop

## 74F174

### **FEATURES**

- Six edge-triggered D-type flip-flops
- Buffered common Clock
- Buffered, asynchronous Master Reset

### DESCRIPTION

The 74F174 has six edge-triggered D-type flip-flops with individual D inputs and Q outputs. The common buffered Clock (CP) and Master Reset (MR) inputs load and reset (clear) all flip-flops simultaneously.

The register is fully edge-triggered. The state of each D input, one setup time before the Low-to-High clock transition is transferred to the corresponding flip-flop's Q output.

All Q outputs will be forced Low independent of Clock or Data inputs by a Low voltage level on the  $\overline{\text{MR}}$  input. The device is useful for applications where true outputs only are required, and the Clock and Master Reset are common to all storage elements.

| TYPE   | TYPICAL f <sub>MAX</sub> | TYPICAL<br>SUPPLY CURRENT<br>(TOTAL) |
|--------|--------------------------|--------------------------------------|
| 74F174 | 100MHz                   | 35mA                                 |

### PIN CONFIGURATION



### **ORDERING INFORMATION**

| DESCRIPTION        | $\begin{array}{l} \text{COMMERCIAL RANGE} \\ \text{V}_{\text{CC}} = 5\text{V} \pm 10\%, \\ \text{T}_{\text{amb}} = 0^{\circ}\text{C to} + 70^{\circ}\text{C} \end{array}$ | PKG DWG # |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 16-pin plastic DIP | N74F174N                                                                                                                                                                  | SOT38-4   |
| 16-pin plastic SO  | N74F174D                                                                                                                                                                  | SOT109-1  |

### INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS  | DESCRIPTION                            | 74F (U.L.) HIGH/LOW | LOAD VALUE HIGH/LOW |
|-------|----------------------------------------|---------------------|---------------------|
| D0-D5 | Data inputs                            | 1.0/1.0             | 20µA/0.6mA          |
| CP    | Clock Pulse input (active rising edge) | 1.0/1.0             | 20µA/0.6mA          |
| MR    | Master Reset input (active-Low)        | 1.0/1.0             | 20µA/0.6mA          |
| Q0–Q5 | Outputs                                | 50/33               | 1.0mA/20mA          |

NOTE: One (1.0) FAST unit load is defined as: 20µA in the High state and 0.6mA in the Low state.

### LOGIC SYMBOL



### **IEC/IEEE SYMBOL**



## 74F174

### LOGIC DIAGRAM



### **FUNCTION TABLE**

|    | INPUTS     |   | OUTPUTS | OPERATING MODE |
|----|------------|---|---------|----------------|
| MR | СР         | D | Qn      | OPERATING MODE |
| L  | Х          | Х | L       | Reset (clear)  |
| н  | $\uparrow$ | h | Н       | Load "1"       |
| н  | $\uparrow$ | Ι | L       | Load "0"       |

H = High voltage level

L = Low voltage level

X = Don't care  $\uparrow = Low-to-High Clock transition$ 

h = High voltage level one set-up time prior to the Low-to-High Clock transition.

I = Low voltage level one set-up time prior to the Low-to-High Clock transition.

### **ABSOLUTE MAXIMUM RATINGS**

(Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL           | PARAMETER                                      | RATING           | UNIT |
|------------------|------------------------------------------------|------------------|------|
| V <sub>CC</sub>  | Supply voltage                                 | -0.5 to +7.0     | V    |
| V <sub>IN</sub>  | Input voltage                                  | -0.5 to +7.0     | V    |
| I <sub>IN</sub>  | Input current                                  | -30 to +5        | mA   |
| V <sub>OUT</sub> | Voltage applied to output in High output state | –0.5 to $V_{CC}$ | V    |
| I <sub>OUT</sub> | Current applied to output in Low output state  | 40               | mA   |
| T <sub>amb</sub> | Operating free-air temperature range           | 0 to +70         | °C   |
| T <sub>stg</sub> | Storage temperature range                      | -65 to +150      | °C   |

### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL           | PARAMETER                            |     | UNIT |     |      |
|------------------|--------------------------------------|-----|------|-----|------|
| STIVIBOL         | FARAIVETER                           | MIN | NOM  | MAX | UNIT |
| V <sub>CC</sub>  | Supply voltage                       | 4.5 | 5.0  | 5.5 | V    |
| V <sub>IH</sub>  | High-level input voltage             | 2.0 |      |     | V    |
| V <sub>IL</sub>  | Low-level input voltage              |     |      | 0.8 | V    |
| I <sub>IK</sub>  | Input clamp current                  |     |      | -18 | mA   |
| I <sub>OH</sub>  | High-level output current            |     |      | -1  | mA   |
| I <sub>OL</sub>  | Low-level output current             |     |      | 20  | mA   |
| T <sub>amb</sub> | Operating free-air temperature range | 0   |      | +70 | °C   |

## Hex D flip-flop

74F174

### DC ELECTRICAL CHARACTERISTICS

(Over recommended operating free-air temperature range unless otherwise noted.)

| SYMBOL          | PARAMETER                                 | TEST CONDITION                       | TEST CONDITIONS <sup>1</sup> |     |       |      | UNIT |  |
|-----------------|-------------------------------------------|--------------------------------------|------------------------------|-----|-------|------|------|--|
| STWBOL          | FARAMETER                                 | TEST CONDITIO                        | TEST CONDITIONS.             |     |       | MAX  |      |  |
| V               | Lligh lovel output voltogo                | $V_{CC} = MIN, V_{IL} = MAX$         | $\pm 10\% V_{CC}$            | 2.5 |       |      | V    |  |
| V <sub>OH</sub> | High-level output voltage                 | $V_{IH} = MIN, I_{OH} = MAX$         | $\pm 5\% V_{CC}$             | 2.7 | 3.4   |      | V    |  |
| M               |                                           | $V_{CC} = MIN, V_{IL} = MAX$         | $\pm 10\% V_{CC}$            |     | 0.30  | 0.50 | V    |  |
| V <sub>OL</sub> | Low-level output voltage                  | $V_{IH} = MIN, I_{OL} = MAX$         | $\pm 5\% V_{CC}$             |     | 0.30  | 0.50 | V    |  |
| V <sub>IK</sub> | Input clamp voltage                       | $V_{CC} = MIN, I_I = I_{IK}$         |                              |     | -0.73 | -1.2 | V    |  |
| I               | Input current at maximum input voltage    | $V_{CC} = MAX, V_I = 7.0V$           |                              |     |       | 100  | μΑ   |  |
| IIH             | High-level input current                  | $V_{CC} = MAX, V_I = 2.7V$           |                              |     |       | 20   | μΑ   |  |
| IIL             | Low-level input current                   | $V_{CC} = MAX, V_I = 0.5V$           |                              |     |       | -0.6 | mA   |  |
| I <sub>OS</sub> | Short-circuit output current <sup>3</sup> | $V_{CC} = MAX$                       |                              | -60 |       | -150 | mA   |  |
| I <sub>CC</sub> | Supply current (total)                    | $V_{CC} = MAX, Dn = \overline{MR} =$ | 4.5V, CP = ↑                 |     | 35    | 45   | mA   |  |

NOTES:

 For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
All typical values are at V<sub>CC</sub> = 5V, T<sub>amb</sub> = 25°C.
Not more than one output should be shorted at a time. For testing I<sub>OS</sub>, the use of high-speed test apparatus and/or sample-and-hold techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting a full the balance to the terminant of terminant of the terminant of terminant of the terminant of the terminant of terminant of the terminant of the terminant of a High output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.

### **AC ELECTRICAL CHARACTERISTICS**

|                                      |                                         |                   | LIMITS                                                                                              |            |             |                                                                           |             |     |
|--------------------------------------|-----------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------|------------|-------------|---------------------------------------------------------------------------|-------------|-----|
| SYMBOL                               | PARAMETER                               | TEST<br>CONDITION | V <sub>CC</sub> = +5.0V<br>T <sub>amb</sub> = +25°C<br>C <sub>L</sub> = 50pF, R <sub>L</sub> = 500Ω |            |             | V <sub>CC</sub> = +5.<br>T <sub>amb</sub> = 0°C<br>C <sub>L</sub> = 50pF, | UNIT        |     |
|                                      |                                         |                   | MIN                                                                                                 | TYP        | MAX         | MIN                                                                       | MAX         |     |
| f <sub>MAX</sub>                     | Maximum clock frequency                 | Waveform 1        | 80                                                                                                  | 100        |             | 80                                                                        |             | MHz |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to Qn           | Waveform 1        | 3.5<br>4.5                                                                                          | 5.5<br>6.0 | 8.0<br>10.0 | 3.5<br>4.5                                                                | 9.0<br>11.0 | ns  |
| t <sub>PHL</sub>                     | Propagation delay $\overline{MR}$ to Qn | Waveform 2        | 5.0                                                                                                 | 8.5        | 14.0        | 5.0                                                                       | 15.0        | ns  |

### **AC SETUP REQUIREMENTS**

|                                          |                                     |            |                                                                                       | UNIT |     |                                                                           |     |    |
|------------------------------------------|-------------------------------------|------------|---------------------------------------------------------------------------------------|------|-----|---------------------------------------------------------------------------|-----|----|
| SYMBOL                                   | PARAMETER TEST<br>CONDITION         |            | $V_{CC}$ = +5.0V<br>$T_{amb}$ = +25°C<br>C <sub>L</sub> = 50pF, R <sub>L</sub> = 500Ω |      |     | V <sub>CC</sub> = +5.<br>T <sub>amb</sub> = 0°0<br>C <sub>L</sub> = 50pF, |     |    |
|                                          |                                     |            | MIN                                                                                   | TYP  | MAX | MIN                                                                       | MAX |    |
| t <sub>S</sub> (H)<br>t <sub>S</sub> (L) | Setup time, High or Low<br>Dn to CP | Waveform 3 | 4.0<br>4.0                                                                            |      |     | 4.0<br>4.0                                                                |     | ns |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>Dn to CP  | Waveform 3 | 0.0<br>0.0                                                                            |      |     | 0.0<br>0.0                                                                |     | ns |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | CP Pulse width,<br>High or Low      | Waveform 1 | 4.0<br>6.0                                                                            |      |     | 4.0<br>6.0                                                                |     | ns |
| t <sub>w</sub> (L)                       | MR Pulse width, Low                 | Waveform 2 | 5.0                                                                                   |      |     | 5.0                                                                       |     | ns |
| t <sub>REC</sub>                         | Recovery time, MR to CP             | Waveform 2 | 5.0                                                                                   |      |     | 5.0                                                                       |     | ns |

# Hex D flip-flop

٧M

t<sub>h</sub>(L)

٧м

SF00191

٧м

t<sub>S</sub>(L)

### AC WAVEFORMS

For all waveforms,  $V_M = 1.5V$ .

The shaded areas indicate when the input is permitted to change for predictable output performance.



Waveform 1. Propagation Delay, Clock Input to Output, Clock Pulse Width, and Maximum Clock Frequency



Waveform 2. Master Reset Pulse Width, Master Reset to Output Delay and Master Reset to Clock recovery Time

### **TEST CIRCUIT AND WAVEFORMS**



Dn

СР

۷м

t<sub>S</sub>(H)

٧M

t<sub>h</sub>(H)

٧N

Waveform 3. Data Setup and Hold Times

SF00006

# Hex D flip-flops

74F174

Product specification



| UNIT   | max. | min.  | max. | b              | b <sub>1</sub> | b <sub>2</sub> | с              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME           | M <sub>H</sub> | w     | max.  |
|--------|------|-------|------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|----------------|-------|-------|
| mm     | 4.2  | 0.51  | 3.2  | 1.73<br>1.30   | 0.53<br>0.38   | 1.25<br>0.85   | 0.36<br>0.23   | 19.50<br>18.55   | 6.48<br>6.20     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3    | 0.254 | 0.76  |
| inches | 0.17 | 0.020 | 0.13 | 0.068<br>0.051 | 0.021<br>0.015 | 0.049<br>0.033 | 0.014<br>0.009 | 0.77<br>0.73     | 0.26<br>0.24     | 0.10 | 0.30           | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33   | 0.01  | 0.030 |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE |     | REFER | RENCES | EUROPEAN | ISSUE DATE |                                  |
|---------|-----|-------|--------|----------|------------|----------------------------------|
| VERSION | IEC | JEDEC | EIAJ   |          | PROJECTION | 1350E DATE                       |
| SOT38-4 |     |       |        |          |            | <del>-92-11-17</del><br>95-01-14 |

## Hex D flip-flops

Product specification

74F174



#### Data sheet status

| Data sheet<br>status      | Product<br>status | Definition [1]                                                                                                                                                                                                                                                  |
|---------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development.<br>Specification may change in any manner without notice.                                                                                                            |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date.<br>Philips Semiconductors reserves the right to make chages at any time without notice in order to<br>improve design and supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                            |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

#### Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code

Document order number:

Date of release: 10-98 9397-750-05089

Let's make things better.





Philips

Semiconductors