

# **TFA9812**

**BTL stereo Class-D audio amplifier with I2S input**

**Rev. 02 — 22 January 2009 Preliminary data sheet**

## **1. General description**

The TFA9812 is a high-efficiency Bridge Tied Load (BTL) stereo Class-D audio amplifier with a digital I<sup>2</sup>S audio input. It is available in a HVQFN48 package with exposed die paddle. The exposed die paddle technology enhances the thermal and electrical performances of the device.

The TFA9812 features digital sound processing and audio power amplification. It supports 1<sup>2</sup>C control mode and Legacy mode. In Legacy mode <sup>2</sup>C involvement is not needed because the key features are controlled by hardware pin connections.

A continuous time output power of 2  $\times$  12 W (R<sub>L</sub> = 8  $\Omega$ , V<sub>DDP</sub> = 15 V) is supported without an external heat sink. Due to the implementation of a programmable thermal foldback even for high supply voltages, higher ambient temperatures, and/or lower load impedances, the device operates without sound interrupting behavior.

TFA9812 is designed in such a way that it starts up easily (no special power-up sequence required). It features various soft and hard impact protection mechanisms to ensure an application that is both user friendly and robust.

A modulation technique is applied for the TFA9812, which supports common mode choke approach (1 common mode choke only per BTL amplifier stage). This minimizes the number of external components.

## **2. Features**

### **2.1 General features**

- 3.3 V and 8 V to 20 V external power supply
- High efficiency and low power dissipation
- Speaker outputs fully short circuit proof across load, to supply lines and ground
- Pop noise free at power-up/power-down and sample rate switching
- Low power Sleep mode
- Overvoltage and undervoltage protection on the 8 V to 20 V power supply
- Undervoltage protection on the 3.3 V power supply
- Overcurrent protection (no audible interruptions)
- Overdissipation protection
- Thermally protected and programmable thermal foldback
- Clock error protection
- I<sup>2</sup>C mode control or Legacy mode (i.e. no I<sup>2</sup>C) control
- Four different I<sup>2</sup>C addresses supported
- Internal Phase-Locked Loop (PLL) without using external components



- No high system clock required (PLL is able to lock on BCK)
- No external heat sink required
- 5 V tolerant digital inputs
- Supports dual coil inductor application
- Easy application and limited external components required

### **2.2 DSP features**

- Digital parametric 10-band equalizer
- Digital volume control per channel
- Selectable +24 dB gain boost
- Analog interface to digital volume control in Legacy mode
- Digital clip level control
- Soft and hard mute
- Thermal foldback threshold temperature control
- De-emphasis
- Output power limiting control
- Polarity switch
- Four Pulse Width Modulation (PWM) switching frequency settings

### **2.3 Audio data input interface format support**

- Master or slave Master Clock (MCLK), Bit Clock (BCK) and Word Select (WS) signals
- Philips I<sup>2</sup>S, standard I<sup>2</sup>S
- Japanese I<sup>2</sup>S, Most Significant Bit (MSB) justified
- Sony I<sup>2</sup>S, Least Significant Bit (LSB) justified
- Sample rates from 8 kHz to 192 kHz

# **3. Applications**

- Digital-in Class-D audio amplifier applications
- CRT and flat-panel television sets
- Flat-panel monitors
- Multimedia systems
- Wireless speakers
- Docking stations for MP3 players

## **4. Quick reference data**

#### **Table 1. Quick reference table**

Unless specified otherwise,  $V_{DDA} = V_{DDP} = 12$  V,  $V_{SSP1} = V_{SSP2} = 0$  V,  $V_{DDA(3V3)} = V_{DDD(3V3)} = 3.3$  V,  $V_{SS1} = V_{SS2} = REFD = REFA = 0$  V,  $T_{amb} = 25$  °C,  $R_L = 8 \Omega$ ,  $I_i = 1$  kHz,  $I_s = 44.1$  kHz,  $I_{sw} = 400$  kHz, 24-bit I<sup>2</sup>S input data, MCLK clock mode, typical application diagram (Figure 13).



[1] I<sub>P</sub> is the current through the analog supply voltage ( $V_{DDA}$ ) pin added to the current through the power supply voltage (V<sub>DDP</sub>) pin.

# **5. Ordering information**





**NXP Semiconductors NXP Semiconductors**

**BTL stereo Class-D audio amplifier with I TFA9812 2S input**

Figure 1 shows the block diagram of the TFA9812. For a detailed description of the audio signal path see Section 8.1.

### **7. Pinning information**

### **7.1 Pinning**



#### **Table 3. Pinning description TFA9812**



TFA9812\_2 © NXP B.V. 2009. All rights reserved.

### **BTL stereo Class-D audio amplifier with I2S input**



### **Table 3. Pinning description TFA9812** …continued



## **8. Functional description**

#### **8.1 General**

The TFA9812 is a high-efficiency stereo BTL Class-D amplifier with a digital I<sup>2</sup>S audio input. It supports all commonly used I2S formats.

Figure 1 shows the functional block diagram, which includes the key function blocks of the TFA9812. In the digital domain the audio signal is processed and converted to a pulse width modulated signal using BD modulation. A BTL configured power comparator carries out power amplification.

The audio signal processing path is as follows:

- 1. The Digital Audio Input (DAI) block translates the I2S (-like) input signal into a standard internal stereo audio stream.
- 2. The 10-band parametric equalizer can optionally equalize the stereo audio stream. Both channels have separate equalization streams. It can be used for speaker transfer curve compensation to optimize the audio performance of applied speakers.
- 3. Volume control in the TFA9812 is done by attenuation. The attenuation depends on the volume control settings and the thermal foldback value. Soft mute is also arranged at this part. In Legacy mode the volume control is done by an on-board Analog-to-Digital Converter (ADC) which measures the analog voltage on pin 32.
- 4. The interpolation filter interpolates from 1 fs to the PWM controller sample rate (2048 fs at 44.1 kHz) by cascading FIR filters.
- 5. The gain block can boost the signal with 0 dB or +24 dB. Four specific gain settings are also provided in this block. These specific gain settings are related to maximum clip levels of < 0.5 %, 10 %, 20 % or 30 % THD at the TFA9812 output. These maximum clip levels are only valid with the gain boost set to 0 dB and a 0 dBFS input signal.
- 6. The power limiter limits the maximum output signal of the TFA9812. The power limiter settings are 0 dB, -1.5 dB, -3 dB, and -4.5 dB. This function can be used to reduce the maximum output power delivered to the speakers at a fixed supply voltage and speaker impedance.
- 7. The PWM controller block transforms the audio signal into a BD-modulated PWM signal. The BD-modulation provides a high signal-to-noise performance and eliminates clock jitter noise.
- 8. Via four differential comparators the PWM signals are amplified by two BTL power output stages. By default the left audio signal is connected to channel 1 and the right audio signal to channel 2.

The block control defines the operational control settings of the TFA9812 in line with the actual I<sup>2</sup>C settings and the pin-controlled settings.

The PLL block creates the system clock and can take the I<sup>2</sup>S BCK, the MCLK or an external crystal as reference source.

The following protections are built into the TFA9812:

- **•** Thermal Foldback (TF)
- **•** OverTemperature Protection (OTP)
- **•** OverCurrent Protection (OCP)
- **•** OverVoltage Protection (OVP)
- **•** UnderVoltage Protection (UVP)
- **•** Window Protection (WP)
- **•** Lock Protection (LP)
- **•** UnderFrequency Protection (UFP)
- **•** OverFrequency Protection (OFP)
- **•** Invalid BCK Protection (IBP)
- **•** DC-blocking
- **•** ElectroStatic Discharge (ESD)

#### **8.2 Functional modes**

#### **8.2.1 Control modes**

The two control modes of the TFA9812 are I<sup>2</sup>C and legacy.

- **•** In I2C mode the I2C format control is enabled.
- **•** In Legacy mode a pin-based subset of the control options is available. The control settings for features which are not available in Legacy mode are set to the default I<sup>2</sup>C register settings.

The control mode is selected via pin CSEL as shown in Table 4.



In the functional descriptions below the control for the various functions will be described for each control mode. Section 9.6 summarizes the support given by each control mode for the various TFA9812 functions.

#### **8.2.2 Key operating modes**

There are six key operating modes:

**•** In **Sleep** mode the voltage supplies are present, but power consumption for the whole device is reduced to the minimum level. The output stages in Sleep mode are 3-state and I2C communication is disabled.

- **•** In **Soft mute** mode the I2S input signal is overruled with a soft mute.
	- **–** In Legacy control mode the analog input pin AVOL controls Soft mute mode.
	- **–** In I2C control mode I2C control can be used to enable an automatic soft mute function. See also Section 8.5.3.
- **•** In **Hard mute** mode the PWM controller is overruled with a 50 % duty cycle square pulse. The Hard mute mode is only available in I2C control mode.
- **•** In **Operating** mode the TFA9812 amplifies the I2S audio input signal in line with the actual control setting.
- **•** In **3-state** mode the output stages are switched off.
- **• Fault** mode is entered when a fault condition is detected by one or more of the protection mechanisms implemented in the TFA9812. In Fault mode the actual device configuration depends on the fault detected: see Section 8.7 for more information. Fault mode is for a subset of the faults flagged on the DIAG output pin. When the DIAG pin is flagged the output stages will be forced to enter 3-state mode. In Sleep mode the DIAG pin will not flag fault modes.

#### **Table 5. Operational mode selection**



[1] Clocking faults do not trigger DIAG output.

[2] Under these conditions soft mute still has to be enabled by the appropriate I<sup>2</sup>C setting.

#### **8.2.3 I <sup>2</sup>S master/slave modes and MCLK/BCK clock modes**

The I<sup>2</sup>S interface can be set in master or in slave.

- **•** In **I <sup>2</sup>S master** mode the PLL locks to the output signal of the internal crystal oscillator circuit which uses an external crystal. The BCK, WS and MCLK signals are generated by the TFA9812. On the MCLK pin the TFA9812 delivers a master clock running at the crystal frequency.
- **•** In **I <sup>2</sup>S slave** mode the PLL can lock to:
	- **–** The external MCLK signal on the MCLK pin called **MCLK clock** mode.
	- **–** The I2S input BCK signal on the BCK pin called **BCK clock** mode.

The I<sup>2</sup>S master or slave mode can be selected:

- In I<sup>2</sup>C control mode by selecting the right I<sup>2</sup>C setting.
- **•** In legacy control mode by selecting the right setting on the SDA/MS pin.

TFA9812\_2 © NXP B.V. 2009. All rights reserved.

| IUMIV VI    | TU THUULUITUIUTU THUULU JUIUULIUIT |            |                                |  |  |
|-------------|------------------------------------|------------|--------------------------------|--|--|
| Pin value   |                                    | Clock mode | $l2S$ mode                     |  |  |
| <b>CSEL</b> | <b>SDA/MS</b>                      |            |                                |  |  |
|             |                                    | legacy     | slave                          |  |  |
|             |                                    | legacy     | master                         |  |  |
|             | $\overline{\phantom{0}}$           | ${}^{12}C$ | slave or master <sup>[1]</sup> |  |  |

**Table 6. I <sup>2</sup>S master/slave mode selection**

[1] Under these conditions the mode is enabled by the appropriate I<sup>2</sup>C setting.

In I<sup>2</sup>S slave mode selection between BCK and MCLK clock modes is automatic.

MCLK clock mode is given higher priority than BCK. If the MCLK clock is judged valid by the protection circuit then MCLK clock mode is enabled. BCK clock mode is enabled when the MCLK clock is invalid (e.g. not available) and the BCK clock is judged valid by the protection circuit (see Section 8.7.11).

Table 7 shows the supported crystal frequencies in I<sup>2</sup>S master mode.

Table 8 shows the supported MCLK frequencies in MCLK mode (I<sup>2</sup>S slave mode).

Table 9 shows the supported BCK frequencies in BCK mode (I<sup>2</sup>S slave mode).

| <b>Control mode</b> | $f_s$ (kHz)                         | <b>Crystal frequency (MHz)</b> |
|---------------------|-------------------------------------|--------------------------------|
| 12C                 | 8, 16, 32, 64, 128                  | 8.192                          |
|                     | 11.025, 22.05, 44.1, 88.2,<br>176.4 | 11.2896                        |
|                     | 12, 24, 48, 96, 192                 | 12.288                         |
| Legacy              | 32                                  | 8.192                          |
|                     | 44.1                                | 11.2896                        |
|                     | 48                                  | 12.288                         |

**Table 7. Valid crystal frequencies in I2S master mode**

#### **Table 8. Valid MCLK frequencies in I2S slave mode**



#### **BTL stereo Class-D audio amplifier with I2S input**



#### **Table 8. Valid MCLK frequencies in I2S slave mode**

#### **Table 9. Valid BCK frequencies in I2S slave mode**



[1] The valid sample frequencies are shown in Section 9.5.7.

**BTL stereo Class-D audio amplifier with I2S input**



## **8.3 Power-up/power-down**

#### **8.3.1 Power-up**

Figure 3 and Table 10 describe the power-up timing while Table 11 shows the pin control for initiating a power-up reset.





[1] Mute in Legacy mode is controlled by AVOL pin.

In I<sup>2</sup>C control mode communication is enabled after 4 ms. The preferred I<sup>2</sup>C settings can be made within 66 ms before the PLL starts running. Finally, the output stages are enabled and the audio level is increased via a demute sequence if mute has previously been disabled.

Remark: In I<sup>2</sup>C mode soft mute is enabled by default. It can be disabled at any time while <sup>12</sup>C communication is valid. In order to prevent audio clicks volume control (default setting is 0 dB) should be set before soft mute is disabled.

Remark: For a proper start-up in I<sup>2</sup>S master mode and I<sup>2</sup>C mode the following sequence should be followed:

- 1. The I2S master setting should be set and keep the default sample rate setting active.
- 2. Next, another sample rate setting than the default one should be selected.
- 3. Finally, when the default sample rate is used the default sample rate setting should be selected again.

#### **8.3.2 Power-down**

Figure 3 includes the power-down timing while Table 11 shows the pin control for enabling power-down.





Putting the TFA9812 into power-down is equivalent to enabling Sleep mode (see Section 8.2.2). This mode is entered immediately and no additional clock cycles are required.

In order to prevent audible clicks, soft mute should be enabled at least  $T_{\text{d}(soft-mute)}$ seconds before enabling Sleep mode.

The specified low current and power conditions in Table 1 are valid within 10  $\mu$ s after enabling Sleep mode.

#### **8.4 Digital audio data input**

#### **8.4.1 Digital audio data format support**

The TFA9812 supports a commonly used range of I <sup>2</sup>S and I <sup>2</sup>S-like digital audio data input formats. These are listed in Table 12.



#### **Table 12. Supported digital audio data formats**

TFA9812\_2 © NXP B.V. 2009. All rights reserved.



#### **Table 12. Supported digital audio data formats**

**Remark:** Only MSB-first formats are supported.



In I<sup>2</sup>C control mode the following sample frequency  $f_s$  can be used: 8 kHz, 11.025 kHz, 12 kHz, 16 kHz, 22.05 kHz, 24 kHz, 32 kHz, 44.1 kHz, 48 kHz, 64 kHz, 88.2 kHz, 96 kHz, 128 kHz, 176.4 kHz or 192 kHz. The  $12C$  control for  $f_s$  selection can be found in Section 9.5.7.

In Legacy control mode the following sample frequencies  $(f_s)$  can be used: 32 kHz, 44.1 kHz or 48 kHz.

#### **8.4.2 Digital audio data format control**

The BCK-to-WS and MCLK-to-WS frequency ratios are automatically detected, so no control settings need to be configured for these.

In I<sup>2</sup>C control mode all the formats listed in Table 12 are supported. The appropriate I<sup>2</sup>C controls for selecting the supported formats can be found in Section 9. In the Legacy control mode only a subset of the supported formats can be used. These are shown in Table 12 and the required pin control is given in Table 13.

See Section 8.2.1 for details of how to enable Legacy control mode.

**Table 13. Digital audio data format selection in Legacy control mode**



#### **8.5 Digital signal-processing features**

#### **8.5.1 Equalizer**

#### **8.5.1.1 Equalizer options**

The equalizer function can be bypassed and the equalizer can be configured to either a 5-band or 10-band function. These settings are for both audio channels simultaneously.

There are 20 bands in the equalizer. These are distributed as follows:

- **•** Bands A1 to A5 are bands 1 to 5 of output 1 (used in 5-band and 10-band configuration).
- **•** Bands B1 to B5 are bands 1 to 5 of output 2 (used in 5-band and 10-band configuration).
- **•** Bands C1 to C5 are bands 6 to 10 of output 1 (used in 10-band configuration only).
- **•** Bands D1 to D5 are bands 6 to 10 of output 2 (used in 10-band configuration only).

In I<sup>2</sup>C control mode each band can be configured separately using  $I<sup>2</sup>C$  register settings.

In Legacy control mode the equalizer is bypassed.

#### **8.5.1.2 Equalizer band function**

The shape of each parametric equalizer band is determined by the three filter parameters:

- (Relative) center frequency  $\omega = 2\pi (f_c/f_s)$ .
- **•** Quality factor Q.
- **•** Gain factor G.

In the above equation  $f_c$  is the center frequency and  $f_s$  is the sample frequency.

The definition of the quality factor is the center frequency divided by the 3 dB bandwidth, see Equation 1. In parametric equalizers this is only valid when the gain is set very small (−30 dB).

$$
Q = \frac{f_c}{f_2 - f_1}; \qquad 20^{10} \log \left( \frac{A_{f_1}}{A_{f_c}} \right) = 3 \text{dB } f_c > f_1
$$
\n
$$
f_2; \qquad 20^{10} \log \left( \frac{A_{f_2}}{A_{f_c}} \right) = 3 \text{dB } f_2 > f_c \qquad (1)
$$

Each band filter can be programmed to perform a band-suppression  $(G < 1)$  or a band-amplification  $(G > 1)$  function around the center frequency.

Each band of the TFA9812 equalizer has a second-order Regalia-Mitra all-pass filter structure. The structure is shown in Figure 5.



The transfer function of this all-pass filter is shown in Equation 2:

$$
H(z) = 1/2 \cdot (1 + A(z)) + K_0/2 \cdot (1 - A(z)) \tag{2}
$$

A(z) is the second-order filter structure. The transfer function of A(z) is shown in Equation 3:

$$
A(z) = \frac{K_1 + K_2 \cdot (1 + K_1) \cdot Z^{-1} + Z^{-2}}{1 + K_2 \cdot (1 + K_1) \cdot Z^{-1} + K_1 \cdot Z^{-2}}
$$
\n(3)

The relationship between the programmable parameters  $K_0$ ,  $K_1$ , and  $K_2$  and the filter parameters G,  $\omega$ , Q is shown in Equation 4 and Equation 5.

Use Equation 4 to calculate band suppression  $(G < 1)$  functions.

$$
K_0 = G
$$
  
\n
$$
K_1 = -\cos\omega
$$
  
\n
$$
K_2 = (2Q \cdot G - \sin\omega) / (2Q \cdot G + \sin\omega)\Big|_{G < 1}
$$
\n(4)

Use Equation 5 to calculate band amplification ( $G \ge 1$ ) functions.

$$
K_0 = G
$$
  
\n
$$
K_1 = -\cos\omega
$$
  
\n
$$
K_2 = (2Q - \sin\omega)/(2Q + \sin\omega)\Big|_{G\geq 1}
$$
\n(5)

The ranges of the TFA9812 parametric equalizer settings for each band are:

- **•** The Gain, G is from −30 dB to +12 dB.
- The center frequency,  $f_c$  is from 0.0004  $*$   $f_s$  to 0.49  $*$   $f_s$ .
- **•** The quality factor Q is from 0.001 to 8.

Using I2C control, filter coefficients need to be entered for each filter stage to configure it as desired.

Figure 6, Figure 7 and Figure 8 show some of the possible transfer functions of the equalizer bands. The relations are symmetrical for the suppression and amplification functions. A skewing effect can be observed for the higher frequencies.

Different configurations are available for the same filter transfer function, thus allowing optimum numerical noise performance. The binary filter configuration parameters  $t_1$  and  $t_2$ control the actual configuration and should be chosen according to Equation 6.

$$
t_1 = \begin{pmatrix} 0 & \omega < = \pi/2 \\ 1 & \omega > \pi/2 \\ t_2 & = \begin{pmatrix} 0 & k_2 > = 0 \\ 1 & k_2 < 0 \end{pmatrix} \end{pmatrix} \tag{6}
$$

A maximum of 12 dB amplification per equalizer stage can be achieved with respect to the input signal. Each band of the equalizer is provided with a −6 dB amplification, so in order to prevent numerical clipping for some filter settings with over 6 dB of amplification, band filters can be scaled by 0 dB or −6 dB. For optimum numerical noise performance steps of −6 dB amplification should be applied to the highest possible sections that are still within scale signal processing safeguards. Band filters can be scaled with the binary parameters listed in Table 14.

#### **Table 14. Equalizer scale factor coding**



#### **8.5.1.3 Equalizer band control**

For compact representation with positive signed parameters, parameters  $k_1$ ' and  $k_2$ ' are introduced in Equation 7.

The parameters  $k_0$ ,  $k_1$ ',  $k_2$ ',  $t_1$ ,  $t_2$  and s must be combined in two 16-bit control words, word1 and word2, and must fit within the representation given in Table 15. Parameters  $k_1$ ' and  $k_2$ ' are unsigned floating-point representations in Equation 8.

$$
k_{1}' = \begin{cases} l - k_{1} & t_{1} = 1 \\ l + k_{1} & t_{1} = 0 \end{cases}
$$
  
\n
$$
k_{2}' = \begin{cases} l - k_{2} & t_{2} = 0 \\ l + k_{2} & t_{2} = 1 \end{cases}
$$
  
\n
$$
k_{x} = M \cdot 2^{-E}|_{M < I}
$$
  
\n(8)

In **Equation 8**, M is the unsigned mantissa and E the negative signed exponent. For example, in word2 bits  $[14:8] = [0111\ 010]$  represent k<sub>2</sub>' =  $(7/2^4) \times 2^{-2} = 1.09375 \ 10^{-1}$ .



#### **Table 15. Equalizer control word construction**

Section 9.5.4 shows the I<sup>2</sup>C address locations of the controls for various bands of the equalizer.





**Fig 8. Transfer functions for several gain factors G**

#### **8.5.2 Digital volume control**

In I<sup>2</sup>C control mode both audio channels have separate digital volume control. In Legacy control mode the volume control of both channels is common and the volume control setting depends on the supply voltage on the pin AVOL (32).

8-bit volume control is available per channel. This is dB-linear down to −124 dB in steps of 0.5 dB. The last step of the volume control is mute.

Table 16 shows the various settings and their related channel suppression:

| . .                               |                 |
|-----------------------------------|-----------------|
| [7:0] control value (hexadecimal) | Gain (dB)       |
| 00                                | 0               |
| 01                                | $-0.5$          |
| $\cdots$                          | steps of 0.5 dB |
| F7                                | $-123.5$        |
| F <sub>8</sub>                    | $-124$          |
| F <sub>9</sub>                    | mute            |
|                                   |                 |

**Table 16. Volume control channel suppression table**

Section 9 shows the I<sup>2</sup>C address locations for the digital gain control for both channels.

In Legacy mode the pin AVOL (32) can be used to control the volume.

Voltage levels of 0.8 V to 2.8 V correspond linearly to control values of 00h (0 dB) to F9h (mute). See Table 16.

An external pull-up resistor connected to the  $V_{DDD(3V3)}$  can be applied to provide a default volume of 0 dB. Pin AVOL has no function in I2C mode.

#### **8.5.3 Soft mute and mute**

Soft mute is available in I<sup>2</sup>C and in Legacy control modes: hard mute can be enabled only in I2C control mode.

In I<sup>2</sup>C control mode the soft mute function smoothly reduces the gain setting for both channels to mute level over a duration of  $128/f_s$  seconds. The smooth shape is implemented as a raised cosine function. Soft demute results in a similar gain increase. This implementation avoids audible plops.

A different soft mute and soft demute function is implemented in Legacy mode. This works via the analog gain control under the control of pin AVOL. The analog volume control input signal is first-order low-pass filtered with a time constant of 10 ms in the digital domain. Suddenly switching on or switching off volume by setting the control voltage to > 2.8 V or < 0.8 V respectively will result in a fading which lasts approximately 15 ms (switching between 0 V and 3.3 V at AVOL).

In Legacy mode the soft demute function that is part of the automatic power-up sequence is similar to the  $I^2C$  mode soft demute function described above. The  $I^2C$  control for the soft and hard mute functions can be found In Section 9.

#### **8.5.4 Output signal and word-select polarity control**

In I<sup>2</sup>C control mode the TFA9812 can switch the polarity of the stereo output signal. The effect is a 180 degree phase shift of both output signals.

The TFA9812 also has the option of switching the polarity of the WS signal. Without polarity inversion the left audio signal is connected to channel 1 and the right audio signal is connected to channel 2.

The I<sup>2</sup>C control for the polarity switch can be found in Section 9.5.1.

#### **8.5.5 Gain boost and clip level control**

An additional gain boost of +24 dB can be selected in the TFA9812. In Legacy mode this feature can be selected with the GAIN pin, see Table 17.



**Table 17. GAIN pin functionality**

The  $12C$  controls for selecting the  $+24$  dB gain can be found in Section 9.5.6. The GAIN pin has no function In I2C mode.

The TFA9812 features also specific gain settings which are related to  $< 0.5$  %, 10 %, 20 % or 30 % clipping at the output of the TFA9812. These clipping values are only valid under the following conditions:

- **•** The volume control is set to 0 dB.
- **•** The gain boost is set to 0 dB.
- **•** A 0 dBFs I2S input signal is obtained.

The I<sup>2</sup>C controls for selecting a specific clip level can be found in Section 9.5.6. In Legacy mode the clip level is set to 10 %.

#### **8.5.6 Output power limiter**

Output power can be limited to three discrete levels with respect to the maximum power. The maximum power output value is determined by the value of the high voltage supply. Clipping levels (see Section 8.5.5) still apply to the maximum levels of reduced output voltage swings.

In I2C control mode the same output power limiting levels can be selected, see Section 9.5.6. In Legacy control mode two pins can be used to select the output power limit level as shown in Table 18.



#### **Table 18. Legacy mode output power limiter control**

#### **8.5.7 PWM control for performance improvement**

The PWM switching frequency of the TFA9812 is dependent on:

- The sampling frequency, f<sub>s</sub>.
- The sampling frequency setting, f<sub>s</sub>(selected) (see Section 9.5.7).
- The PWM switching frequency setting, f<sub>sw</sub> (selected) (see **Section 9.5.6**).

Equation 9 shows the relationship between these settings and the PWM carrier frequency:

$$
f_{sw} = \frac{f_s}{f_{s(selected))}} \cdot f_{sw(selected)}
$$

(9)

The selected PWM switching frequency is 400 kHz by default and can be set to 350 kHz, 700 kHz and 750 kHz in I<sup>2</sup>C control mode. In Legacy mode 400 kHz is the only option and this scales linearly if 32 kHz or 48 kHz is used as  $f_s$ .

**Remark:** The selected sample frequency, f<sub>s</sub> (selected) must be equal to the sample frequency  $(f_s)$  in I<sup>2</sup>C control mode.

**Remark:** The performance of AM radio reception can sometimes be improved by selecting non-interfering frequencies for the PWM signal.

#### **8.6 Class-D amplification**

The Class-D power amplification of the PWM signal is carried out in two BTL power stages. The output signal voltage level is determined by the values on the  $V_{\text{DDP}}$  pins.

The power amplifiers can be explicitly put into 3-state mode by using the pin ENABLE as shown in Table 19. The ENABLE pin is functional in Legacy mode and in I<sup>2</sup>C mode.

#### **Table 19. ENABLE pin functionality**



[1] Can be overruled by a forced 3-state in Sleep or Fault mode.

#### **8.7 Protection mechanisms**

The TFA9812 has a wide range of protection mechanisms to facilitate optimal and safe application. All of these are active in both I2C and Legacy control modes.

The following protections are included in the TFA9812:

- **•** Thermal Foldback (TF)
- **•** OverTemperature Protection (OTP)
- **•** OverCurrent Protection (OCP)
- **•** OverVoltage Protection (OVP)
- **•** UnderVoltage Protection (UVP)
- **•** Window Protection (WP)
- **•** Lock Protection (LP)
- **•** UnderFrequency Protection (UFP)
- **•** OverFrequency Protection (OFP)
- **•** Invalid BCK Protection (IBP)
- **•** DC-blocking
- **•** ESD

The reaction of the device to the different fault conditions differs per protection.

#### **8.7.1 Thermal foldback**

If the junction temperature of the TFA9812 exceeds the programmable Thermal foldback threshold temperature the gain of the amplifier is decreased gradually to a level where the combination of dissipation (P) and the thermal resistance from junction to ambient  $(R<sub>th(i-a)</sub>)$ results in a junction temperature around the threshold temperature.

This means that the device will not completely switch off, but remains operational at lower output power levels. Especially with music output signals this feature enables high peak output power while still operating without any external heat sink other than the printed-circuit board area. If the junction temperature still increases due to external causes, the OTP switches the amplifier to 3-state mode.

Under I2C control the Thermal foldback threshold temperature value can be lowered (see Section 9.5.8): In Legacy control mode the default threshold value of 125 °C is fixed.

#### **8.7.2 Overtemperature protection**

This is a 'hard' protection to prevent heat damage to the TFA9812. The overtemperature threshold level is the 160 °C junction temperature.

When the threshold temperature is exceeded the output stages are set to 3-state mode. The temperature is then checked at 1  $\mu$ s intervals and the output stages will operate normally again once the temperature has dropped below the threshold level.

OTP is flagged by a low DIAG pin. The TFA9812 temperature is an I<sup>2</sup>C reading, see Section 9.5.9.

Under normal conditions thermal foldback prevents the overtemperature protection from being triggered.

#### **8.7.3 Overcurrent protection**

The output current of the power amplifiers is current-limited. When an output stage exceeds a current of 3 A typical, the output stages are set to 3-state mode and after 1 us the stages will start operating normally again. These interruptions are not audible.

OCP is flagged by a low DIAG pin and by a high DIAG I2C status bit, see Section 9.5.10. I <sup>2</sup>C settings remain valid.

#### **8.7.4 Overvoltage protection**

The supply for the power stages ( $V<sub>DDA</sub>$ ,  $V<sub>DDP</sub>$ ) is protected against overvoltage. When a supply voltage exceeds 20 V the device will enter Sleep mode. When the supply voltage has fallen below 20 V again the power-up sequence is started.

OVP is flagged by a low DIAG pin and by a high DIAG  $l^2C$  status bit, see Section 9.5.10. I <sup>2</sup>C settings remain valid.

#### **8.7.5 Undervoltage protections**

The supplies are protected against undervoltage. When this is detected the device will enter Sleep mode. When the supply voltage has risen to a sufficient level again the power-up sequence is started.

Table 20 shows the UVP trigger levels for the  $V_{DDA}$  and  $V_{DDA(3V3)}$  supplies:



#### **Table 20. Undervoltage trigger levels**

#### **8.7.6 Overdissipation protection**

When the output current of the power amplifiers exceeds a current value of 3 A and the temperature is above 140 °C, overdissipation protection is activated and the device enters Sleep mode. A restart will be initiated automatically when the two overdissipation conditions are both changed to 'false'.

Overdissipation is flagged by a low DIAG pin and by a high DIAG I2C status bit, see Section 9.5.10.

Under normal conditions thermal foldback prevents overdissipation protection from being triggered. I2C settings remain valid.

#### **8.7.7 Window protection**

Window protection is a feature for protecting the device against shorts from the outputs to the ground or supply lines. If during power-up one of the outputs is shorted to  $V_{SSPx}$  or V<sub>DDP</sub>, power-up does not proceed any further. The trigger levels for these conditions are:

- OUTxx > V<sub>DDA</sub> 1 V, or
- **•** OUTxx < REFA + 1 V.

The WP alarm is flagged by a low DIAG pin and by a high DIAG I<sup>2</sup>C status bit, see Section 9.5.10.

#### **8.7.8 Lock protection**

When the selected clock input source (MCLK, BCK or crystal) stops running, the TFA9812 is able to detect this and set the output stages to 3-state mode. Without this protection peripheral devices in an application might be damaged.

The PLL lock indication is an I2C reading and will be 'false' in the event of a clock interruption, see Section 9.5.10.

#### **8.7.9 Underfrequency protection**

UFP sets the output stages to 3-state mode when the clock input source is too low. The PWM switching frequency can becomes critically low when the clock input source is lower than specified. Without UFP peripheral devices in an application might be damaged.

The status of the UFP is shown in I<sup>2</sup>C reading register, see Section 9.5.10.

#### **8.7.10 Overfrequency protection**

OFP sets the output stages to 3-state mode when the clock input source is too high. The PWM controller can become unstable when the clock input source is higher than specified. Without OFP peripheral devices in an application might be damaged.

The status of the OFP is shown in I<sup>2</sup>C reading register, see Section 9.5.10.

#### **8.7.11 Invalid BCK protection**

The BCK clock signal is verified as being at one of the allowed relative frequencies: 32  $f_s$ , 48  $f_s$  or 64  $f_s$ . If it is not at one of these frequencies the TFA9812 will set the output stages to 3-state mode to prevent audible effects.

The MCLK clock signal is also verified as being valid, see Section 8.2.3.

Detection of violation results in an automatic internal overruling of the MCLK assignment to BCK.

#### **8.7.12 DC blocking**

The TFA9812 features a high pass filter after the I<sup>2</sup>S input to block DC signals. DC values at the output can damage the peripheral devices. The high pass filter is always enabled.

#### **8.7.13 Overview protections**

Table 21 shows the overview of the protections.



**Table 21. Overview protections**





[1] See, Section 9.5.10.

[2] Window Protection is only checked at power-up.

## **9. I <sup>2</sup>C bus interface and register settings**

#### **9.1 I <sup>2</sup>C bus interface**

The TFA9812 supports the 400 kHz I<sup>2</sup>C bus microcontroller interface mode standard. This can be used to control the TFA9812 and to exchange data with it when in I2C control mode, see Section 8.2.1.

The TFA9812 can operate in  $I^2C$  slave mode only as slave receiver or a slave transmitter.

The serial hardware interface involves the pins of the TFA9812 as described in Table 22.





Voltage values applied to the I2C bus device address pins are interpreted as described in Table 23.

**Table 23. I <sup>2</sup>C pin voltages in I2C control mode**



### **9.2 I <sup>2</sup>C bus TFA9812 device addresses**

Table 24 shows the register address options for the TFA9812 as part of the 8-bit byte that contains the device address as well as the bit indicator read/write\_not R/!W. The TFA9812 supports four different addresses, each of which can be configured using the pins ADSEL1/PLIM1 and ADSEL2/PLIM2, see Table 22.



### **9.3 I <sup>2</sup>C write cycle description**

Table 25 shows the cycle required for writing data to the I<sup>2</sup>C registers of the TFA9812. The byte size is 8 bits. The I<sup>2</sup>C registers of the TFA9812 store two data bytes. Data is always written in pairs of two bytes. Data transfer is always MSB first.

The cycle format for writing to the TFA9812 using SDA is as follows:

- 1. The microcontroller asserts a start condition (S).
- 2. The microcontroller sends the device address (7 bits) of the TFA9812 followed by the R/!W bit set to 0.
- 3. The TFA9812 asserts an acknowledge (A).
- 4. The microcontroller writes the 8-bit TFA9812 register address to which the first data byte will be written.
- 5. The TFA9812 asserts an acknowledge.
- 6. The microcontroller sends the first byte. This is the most significant byte of the register.
- 7. The TFA9812 asserts an acknowledge.
- 8. The microcontroller sends the second byte.
- 9. The TFA9812 asserts an acknowledgement.
- 10. The microcontroller can either assert the stop condition (P) or continue with a further pair of data bytes, repeating step 6. In the latter case the targeted register address will have been auto-increased by the TFA9812.

#### **Table 25. I <sup>2</sup>C write cycle**



#### **9.4 I <sup>2</sup>C read cycle description**

Table 26 shows the cycle required for reading data from the  $1<sup>2</sup>C$  registers of the TFA9812. The byte size is 8 bits. The I<sup>2</sup>C registers of the TFA9812 store two data bytes. Data is always read in pairs of two bytes. Data transfer is always MSB-first.

The read cycle format for writing to the TFA9812 using SDA is as follows:

- 1. The microcontroller asserts a start condition (S).
- 2. The microcontroller sends the device address (7 bits) of the TFA9812 followed by the R/!W bit set to 0.
- 3. The TFA9812 asserts an acknowledge (A).
- 4. The microcontroller writes the 8-bit TFA9812 register address from which the first data byte will be read.
- 5. The TFA9812 asserts an acknowledge.
- 6. The microcontroller asserts a repeated start (Sr).
- 7. The microcontroller resends the device address (7 bits) of the TFA9812 followed by the R/!W bit set to 1.
- 8. The TFA9812 asserts an acknowledge.

- 9. The TFA9812 sends the first byte. This is the most significant byte of the register.
- 10. The microcontroller asserts an acknowledge.
- 11. The TFA9812 sends the second byte.
- 12. The microcontroller asserts either an acknowledge or a negative acknowledge (NA).
	- **–** If the microcontroller has asserted an acknowledge, the targeted register address is auto-increased by the TFA9812 and steps 9 to 12 are repeated.
	- **–** If the microcontroller has asserted a negative acknowledge, the TFA9812 frees the I <sup>2</sup>C bus and the microcontroller generates a stop condition (P).

#### **Table 26. I <sup>2</sup>C read cycle**



#### **9.5 Top-level register map**

Table 27 describes the assignments of the various register addresses to the functional control or status areas at top level. There are 47 control registers and 2 status registers.

The following subsections give the individual register interpretations and bit level details.



**Table 27. Top-level register map**

TFA9812\_2 © NXP B.V. 2009. All rights reserved.

#### **BTL stereo Class-D audio amplifier with I2S input**

| Register<br>address<br>(hex) | Default (hex)  | <b>Access</b> | See:                  | <b>Description</b>             |  |
|------------------------------|----------------|---------------|-----------------------|--------------------------------|--|
| 0x11                         | 0x7A40         | R/W           | Section 9.5.5         | Equalizer_C2 word_2            |  |
| 0x12                         | 0x14A2         | R/W           | Section 9.5.5         | Equalizer_D2 word_1            |  |
| 0x13                         | 0x7A40         | R/W           | Section 9.5.5         | Equalizer_D2 word_2            |  |
| 0x14                         | 0x0156         | R/W           | Section 9.5.5         | Equalizer_A3 word_1            |  |
| 0x15                         | 0x4D40         | R/W           | Section 9.5.5         | Equalizer_A3 word_2            |  |
| 0x16                         | 0x0156         | R/W           | Section 9.5.5         | Equalizer_B3 word_1            |  |
| 0x17                         | 0x4D40         | R/W           | Section 9.5.5         | Equalizer_B3 word_2            |  |
| 0x18                         | 0x2871         | R/W           | Section 9.5.5         | Equalizer_C3 word_1            |  |
| 0x19                         | 0x7140         | R/W           | Section 9.5.5         | Equalizer_C3 word_2            |  |
| 0x1A                         | 0x2871         | R/W           | Section 9.5.5         | Equalizer_D3 word_1            |  |
| 0x1B                         | 0x7140         | R/W           | Section 9.5.5         | Equalizer_D3 word_2            |  |
| 0x1C                         | 0x02A5         | R/W           | Section 9.5.5         | Equalizer_A4 word_1            |  |
| 0x1D                         | 0x4C40         | R/W           | Section 9.5.5         | Equalizer_A4 word_2            |  |
| 0x1E                         | 0x02A5         | R/W           | Section 9.5.5         | Equalizer_B4 word_1            |  |
| 0x1F                         | 0x4C40         | R/W           | Section 9.5.5         | Equalizer_B4 word_2            |  |
| 0x20                         | 0x4A80         | R/W           | Section 9.5.5         | Equalizer_C4 word_1            |  |
| 0x21                         | 0x5040         | R/W           | Section 9.5.5         | Equalizer_C4 word_2            |  |
| 0x22                         | 0x4A80         | R/W           | Section 9.5.5         | Equalizer_D4 word_1            |  |
| 0x23                         | 0x5040         | R/W           | Section 9.5.5         | Equalizer_D4 word_2            |  |
| 0x24                         | 0x0534         | R/W           | Section 9.5.5         | Equalizer_A5 word_1            |  |
| 0x25                         | 0x4B40         | R/W           | Section 9.5.5         | Equalizer_A5 word_2            |  |
| 0x26                         | 0x0534         | R/W           | Section 9.5.5         | Equalizer_B5 word_1            |  |
| 0x27                         | 0x4B40         | R/W           | Section 9.5.5         | Equalizer_B5 word_2            |  |
| 0x28                         | 0xD961         | R/W           | Section 9.5.5         | Equalizer_C5 word_1            |  |
| 0x29                         | 0x4840         | R/W           | Section 9.5.5         | Equalizer_C5 word_2            |  |
| 0x2A                         | 0xD961         | R/W           | Section 9.5.5         | Equalizer_D5 word_1            |  |
| 0x2B                         | 0x4840         | R/W           | Section 9.5.5         | Equalizer_D5 word_2            |  |
| 0x2C                         | 0x0005         | R/W           | Section 9.5.6         | PWM signal control             |  |
| 0x2D                         | 0x000E         | R/W           | Section 9.5.7         | Digital-in clock configuration |  |
| 0x2E                         | 0x0000         | R/W           | Section 9.5.8         | Thermal foldback control       |  |
| 0x2F                         |                | R             | Section 9.5.9         | TFA9812 temperature            |  |
| 0x30                         | $\overline{a}$ | R             | <b>Section 9.5.10</b> | Miscellaneous status           |  |

**Table 27. Top-level register map** continued

Reserved registers or bits will be indicated by RSD.

### **9.5.1 Interpolator settings and soft mute**









#### **9.5.2 Volume control**





### **9.5.3 Digital input format**





### **9.5.4 Equalizer configuration**



Default | 0 0 0 0 0 0 0 1 0



#### **9.5.5 Equalizer settings**





[1] Default settings are shown in Table 27. The corresponding equalizer configuration is shown in Table 40.

#### **Table 37. Register addresses xxh = 05, 07...2B** For word2 for equalizer 'yy' see Figure 9



[1] Default settings are shown in Table 27. The corresponding equalizer configuration is shown in Table 40.

#### **BTL stereo Class-D audio amplifier with I2S input**



#### **Fig 9. Equalizer configuration and register location mapping**

#### **Table 38. Bit description of registers xxh = 04, 06...2A**



#### **Table 39. Bit description of registers xxh = 05, 07...2B**



#### **BTL stereo Class-D audio amplifier with I2S input**



#### **Table 40. Default configuration equalizer for fs = 44.1 kHz**

#### **9.5.6 PWM signal control**



#### **Table 42. Bit description address 2Ch**



### **9.5.7 Digital-in clock configuration**



#### **Table 43. Register 2Dh: digital-in clock configuration**

#### **Table 44. Bit description of register 2Dh:digital-in clock configuration**



#### **9.5.8 Thermal foldback control**





# **9.5.9 TFA9812 temperature**





#### **9.5.10 Miscellaneous status**







**Table 50. Bit description of register 30h: miscellaneous status** …continued

[1] The diagnostic pin 30 DIAG is flagged when several protection mechanisms have been active, see Section 8.7.

### **9.6 Overview of functional control in each control mode**

Table 51 shows the control level supported by either I<sup>2</sup>C or Legacy control mode for all functions described in Section 9. It summarizes the information provided in the detailed description of each function.

#### **Table 51. Functional control support in I2C and Legacy control modes**

D = fixed control setting, determined by default  ${}^{\textrm{P}}$ C register setting; N = not supported; Y = fully supported (i.e. all options implemented in the TFA9812).



TFA9812\_2 © NXP B.V. 2009. All rights reserved.

**Table 51. Functional control support in I2C and Legacy control modes** …continued D = fixed control setting, determined by default  ${}^{\textrm{P}}$ C register setting; N = not supported; Y = fully supported (i.e. all options implemented in the TFA9812).



[1] 32 kHz, 44.1 kHz and 48 kHz supported

- [2] Bypass.
- [3] Special Legacy mode implementation.
- [4] 10 % clip level.
- [5] 400 kHz.

## **10. Internal circuitry**







**Preliminary data sheet Rev. 02 — 22 January 2009 41 of 66**

#### **BTL stereo Class-D audio amplifier with I2S input**



## **11. Limiting values**

#### **Table 53. Limiting values**

In accordance with the Absolute Maximum Rating System (IEC 60134).



**Table 53. Limiting values** …continued

# **NXP Semiconductors TFA9812**

#### **BTL stereo Class-D audio amplifier with I2S input**

# In accordance with the Absolute Maximum Rating System (IEC 60134). **Symbol Parameter Conditions Min Max Unit**



 $[V_{ss} = V_{SS1} = V_{SS2} = REFA = REFD]$ 

## **12. Thermal characteristics**



[1] Measured in a JEDEC high K-factor test board (standard EIA/JESD 51-7).

[2] Measured in free air with natural convection.

[3] Strongly depends on where measurement is made on the case: worst-case value stated.

# **13. Characteristics**

### **13.1 DC Characteristics**

#### **Table 55. DC characteristics**

Unless specified otherwise,  $V_{DDA}$  =  $V_{DDP}$  = 12 V,  $V_{SSP1}$  =  $V_{SSP2}$  = 0 V,  $V_{DDA(3V3)}$  =  $V_{DDD(3V3)}$  = 3.3 V,  $V_{SS1}$  =  $V_{SS2}$  = REFD = REFA = 0 V, T<sub>amb</sub> = 25 °C, R<sub>L</sub> = 8  $\Omega$ , f<sub>i</sub> = 1 kHz, f<sub>s</sub> = 44.1 kHz, f<sub>sw</sub> = 400 kHz, 24-bit l<sup>2</sup>S input data, MCLK clock mode, typical application diagram (Figure 13).



Downloaded from Datasheet.su

#### **BTL stereo Class-D audio amplifier with I2S input**

#### **Table 55. DC characteristics** …continued

Unless specified otherwise,  $V_{DDA} = V_{DDP} = 12$  V,  $V_{SSP1} = V_{SSP2} = 0$  V,  $V_{DDA(3V3)} = V_{DDD(3V3)} = 3.3$  V,  $V_{SS1}=V_{SS2}=REFD=REFA=0$  V, T $_{amb}=$  25 °C,  $R_L=$  8  $\Omega$ ,  $f_i$  = 1 kHz,  $f_s$  = 44.1 kHz,  $f_{sw}$  = 400 kHz, 24-bit I $^2$ S input data, MCLK clock mode, typical application diagram (Figure 13).



#### **BTL stereo Class-D audio amplifier with I2S input**

#### **Table 55. DC characteristics** …continued

Unless specified otherwise,  $V_{DDA} = V_{DDP} = 12$  V,  $V_{SSP1} = V_{SSP2} = 0$  V,  $V_{DDA(3V3)} = V_{DDD(3V3)} = 3.3$  V,  $V_{SS1}=V_{SS2}=REFD=REFA=0$  V, T $_{amb}=$  25 °C,  $R_L=$  8  $\Omega$ ,  $f_i$  = 1 kHz,  $f_s$  = 44.1 kHz,  $f_{sw}$  = 400 kHz, 24-bit I $^2$ S input data, MCLK clock mode, typical application diagram (Figure 13).



[1] I<sub>P</sub> is the current through the analog supply voltage (V<sub>DDA</sub>) pin added to the current through the power supply voltage (V<sub>DDP</sub>) pin.

[2] Thermal foldback temperature sensor is not located at hottest spot. Hottest spot is 12 °C higher.

[3] Current limiting concept: in overcurrent condition no interruption of the audio signal in case of impedance drop.

[4] PLL output frequency not external available.

### **13.2 AC characteristics**

#### **Table 56. AC characteristics**

Unless specified otherwise, V<sub>DDA</sub> = V<sub>DDP</sub> = 12 V, V<sub>DDA(3V3)</sub> = V<sub>DDD(3V3)</sub> = 3.3 V, T<sub>amb</sub> = 25 °C, R<sub>s</sub> < 0.1 Ω<u>[1],</u> R<sub>L</sub> = 8 Ω,  $f_i$  = 1 kHz,  $f_s$  = 44.1 kHz,  $f_{sw}$  = 400 kHz, 24-bit I<sup>2</sup>S input data, MCLK clock mode, typical application diagram (Figure 13).



#### **BTL stereo Class-D audio amplifier with I2S input**

#### **Table 56. AC characteristics** …continued





 $\begin{bmatrix} 1 \end{bmatrix}$  R<sub>s</sub> is the series resistance of inductor of low-pass LC filter in the application.

[2] Output power measured across the loudspeaker load. This is based on indirect measurement of  $R_{DSon}$ .

### **13.3 Timing**

#### **Table 57. Characteristics I2C bus interface; see Figure 10**

 $V_{DDD(3V3)} = V_{DDA(3V3)} = 2.7$  V to 3.6 V;  $V_{DDA} = V_{DDP} = 8$  V to 20 V;  $T_{amb} = -20$  °C to +85 °C; all voltages referenced to ground; unless otherwise specified.



**Table 57. Characteristics I2C bus interface; see Figure 10** …continued

 $V_{DDD(3V3)} = V_{DDA(3V3)} = 2.7$  V to 3.6 V;  $V_{DDA} = V_{DDP} = 8$  V to 20 V;  $T_{amb} = -20$  °C to +85 °C; all voltages referenced to ground; unless otherwise specified.



[1]  $C_b$  is the total capacitance of one bus line in pF. The maximum capacitive load for each bus line is 400 pF.

[2] After this period, the first clock pulse is generated.

[3] To be suppressed by the input filter.



## **14. Application information**

#### **14.1 Output power estimation**

The output power just before clipping can be estimated using Equation 10:

$$
P_O(0.5\%) = \frac{\left( \left( \frac{R_L}{R_L + 2 \cdot (R_{DSon} + R_S)} \right) \cdot \delta_{max} \cdot V_P \right)^2}{2 \cdot R_L}
$$
(10)

Where:

 $V_P$  = supply voltage (V) ( $V_{DDP}$ - $V_{SSP}$ ).

 $R_L$  = load impedance ( $\Omega$ ).

 $R_{DSon}$  = 'On' resistance power switch ( $\Omega$ ).

 $R_S$  = Series resistance output inductor ( $\Omega$ ).

#### **BTL stereo Class-D audio amplifier with I2S input**

 $\delta_{\text{max}}$  = Maximum duty factor (0.96).

The output power at 10 % THD can be estimated using Equation 11:

 $P$ <sub>*O*</sub>(10%) = 1.25 ·  $P$ <sub>*O*</sub>(0.5%)

(11)

Figure 11 and Figure 12 show the estimated output power at THD = 0.5 % and THD = 10 % as a function of BTL supply voltage for different load impedances.



#### **14.2 Output current limiting**

The peak output current is internally limited above a level of 3 A minimum. During normal operation the output current should not exceed this threshold level of 3 A otherwise the output signal will be distorted. The peak output current in BTL can be estimated using Equation 12:

$$
I_{O(max)} \le \frac{V_P}{R_L + 2 \cdot \langle R_{DSon} + R_S \rangle} \tag{12}
$$

Where:

 $V_P$ = supply voltage (V) ( $V_{\text{DDP}}$ -V<sub>SSP</sub>)

 $R_1$  = load impedance ( $\Omega$ )

R<sub>DSon</sub>= 'On' resistance power switch ( $Ω$ )

R<sub>S</sub>= series resistance output inductor ( $Ω$ )

**Remark:** A 4.8 Ω speaker (6 Ω speaker with 20 % spread) in BTL configuration can be used up to a supply voltage of 17 V without running into current limiting. Current limiting (clipping) will avoid audio holes, but it causes a distortion comparable to voltage clipping.

### **14.3 Speaker configuration and impedance**

For a flat-frequency response (second-order Butterworth filter) it is necessary to change the low pass filter components  $L_{LC}$  and  $C_{LC}$  according to the speaker configuration and impedance.



### **14.4 Typical application schematics**



## **14.4.1 I**<sup>2</sup>S slave mode and Legacy control mode

**NXP Semiconductors NXP Semiconductors**

**BTL stereo Class-D audio amplifier with I TFA9812 2S input**



**NXP Semiconductors NXP Semiconductors**

**BTL stereo Class-D audio amplifier with I TFA9812 2S input**



# 14.4.3 <sup>2</sup>S master mode and Legacy control mode

**NXP Semiconductors NXP Semiconductors**

**BTL stereo Class-D audio amplifier with I TFA9812 2S input**



**NXP Semiconductors NXP Semiconductors**

**BTL stereo Class-D audio amplifier with I TFA9812 2S input**

#### **BTL stereo Class-D audio amplifier with I2S input**



## **14.5 Curves measured in typical application**









**BTL stereo Class-D audio amplifier with I2S input**

# **15. Package outline**



**HVQFN48: plastic thermal enhanced very thin quad flat package; no leads;**

**Fig 28. Package outline SOT619-8 (HVQFN48)**

**BTL stereo Class-D audio amplifier with I2S input**

# **16. Handling information**

It is advisable to abide by the normal precautions appropriate to handling MOS devices.

# **17. Revision history**



## **18. Legal information**

### **18.1 Data sheet status**



[1] Please consult the most recently issued document before initiating or completing a design

[2] The term 'short data sheet' is explained in section "Definitions"

The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### **18.2 Definitions**

**Draft —** The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

**Short data sheet —** A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### **18.3 Disclaimers**

**General —** Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes —** NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use —** NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications —** Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

**Quick reference data —** The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Limiting values —** Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Terms and conditions of sale —** NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license —** Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

### **18.4 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**I <sup>2</sup>C-bus —** logo is a trademark of NXP B.V.

## **19. Contact information**

For more information, please visit: **http://www.nxp.com**

For sales office addresses, please send an email to: **salesaddresses@nxp.com**

#### **BTL stereo Class-D audio amplifier with I2S input**

## **20. Contents**





#### **continued >>**

**BTL stereo Class-D audio amplifier with I2S input**



Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

**© NXP B.V. 2009. All rights reserved.**

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

**Date of release: 22 January 2009 Document identifier: TFA9812\_2**

