

LT5500

### 1.8GHz to 2.7GHz Receiver Front End

- **1.8V to 5.25V Supply**
- **Dual LNA Gain Setting: +13.5dB/–14dB at 2.5GHz**
- **Double-Balanced Mixer**
- **Internal LO Buffer**
- LNA Input Internally Matched
- Low Supply Current: 23mA
- Low Shutdown Current: 2µA
- 24-Lead Narrow SSOP Package

### **APPLICATIONS**

- 
- **High Speed Wireless LAN**
- Wireless Local Loop

## **TYPICAL APPLICATION**

### **FEATURES DESCRIPTIO <sup>U</sup>**

The LT® 5500 is a receiver front end IC designed for low voltage operation. The chip contains a low noise amplifier (LNA), a Mixer and an LO buffer. The IC is designed to operate over a power supply voltage range from 1.8V to 5.25V.

The LNA can be set to either high gain or low gain mode. At 2.5GHz, the high gain mode provides 13.5dB gain and a noise figure (NF) of 4dB. The LNA in low gain mode provides –14dB gain and an IIP3 of +8dBm at 2.5GHz.

The mixer has 5dB of conversion gain and an IIP3 of ■ LEEE 802.11 and 802.11b DSSS and FHSS  $-2.5$ dBm at 2.5GHz, with  $-10$ dBm LO input power.

> $\overline{\mathcal{A}}$ , LTC and LT are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.



#### **LNA Gain (High Gain Mode) and Mixer Conversion Gain**



**Figure 1. 2.5GHz Receiver. Interstage Filter is Optional**



1

### **ABSOLUTE MAXIMUM RATINGS**



## **<sup>W</sup> <sup>U</sup> <sup>U</sup> PACKAGE/ORDER I FOR ATIO**



Consult LTC Marketing for parts specified with wider operating temperature ranges.

#### **(Test circuit shown in Figure 3 for 1.8GHz application) V<sub>CC</sub> = 3V DC, ELECTRICAL CHARACTERISTICS**

**LNA: fLNA\_IN = 1.8GHz, Mixer: fMIX\_IN = 1.8GHz, fLO = 1.52GHz, PLO = –10dBm, TA = 25**°**C, unless otherwise noted. (Notes 3, 4)**





### **ELECTRICAL CHARACTERISTICS**

**(Test circuit shown in Figure 3 for 1.8GHz application) V<sub>CC</sub> = 3V DC, LNA: fLNA\_IN = 1.8GHz, Mixer: fMIX\_IN = 1.8GHz, fLO = 1.52GHz, PLO = –10dBm, TA = 25**°**C, unless otherwise noted. (Notes 3, 4)**



**(Test circuit shown in Figure 3 for 2.5GHz application)**  $V_{CC} = 3V$  **DC, LNA:**  $f_{LNA}$ **<sub>IN</sub> = 2.5GHz, Mixer:**  $f_{MIX}$ **<sub>IN</sub> = 2.5GHz,**  $f_{L0}$  **= 2.22GHz,**  $P_{L0} = -10$ dBm,  $T_A = 25^\circ \tilde{C}$ , unless otherwise noted.



#### $V_{CC}$  = 3V DC,  $T_A$  = 25 $^{\circ}$ C (Note 4)



**Note 1:** Absolute Maximum Ratings are those values beyond which the life of the device may be impaired.

**Note 2:** LO Absolute Maximum Ratings apply for each LO pin separately.

**Note 3:** Component values listed in Figure 3 for 1.8GHz evaluation board were used to guarantee 1.8GHz performance.



**Note 5:** When  $EN \leq 0.3V$ , enable current is  $< 10 \mu A$ .

**Note 6:** When  $GS \le 0.3V$ , gain select current is  $<10\mu A$ .



## **TYPICAL PERFORMANCE CHARACTERISTICS**





**LNA IIP3 vs Supply Voltage and**

**LNA IIP3 vs Supply Voltage and Temperature (Low Gain Mode)**

5500 G02



**Mixer IIP3 vs Supply Voltage and Temperature**





**LNA Noise Figure vs Supply Voltage (Low Gain Mode)**



**Mixer SSB Noise Figure vs Supply Voltage**









**Mixer Conversion Gain vs Supply Voltage and Temperature**



# **TYPICAL PERFORMANCE CHARACTERISTICS**





**Mixer SSB Noise Figure vs LO Power**



**LNA Input Return Loss vs Supply Voltage**







**LNA Input Return Loss vs Temperature**



**I<sub>CC</sub>** vs Supply Voltage **(High Gain Mode)**

 $\overline{85}^{\circ}$ C

 $25^\circ$ C

 $-40^\circ$ C

 $V_{CC}$  (V)

2.5 3.5 4.5

5.5

5500 G17

1.5

15

17

ICC (mA) 23 25 27

21 19

31

29

**LNA Output Return Loss vs Supply Voltage**



**I<sub>CC</sub>** vs Supply Voltage **(Low Gain Mode)**



## **PIN FUNCTIONS**

**EN (Pin 1):** Enable Pin. A voltage less than 0.3V (Logic Low) disables the part. An input greater than 1.35V (Logic High) enables the part. This pin should be bypassed to ground with a 100pF capacitor. To shut down the part, this pin and GS (Pin 24) must be logic low. Voltage on this pin should not exceed  $V_{CC}$  nor fall below ground.

**VCC (Pins 2, 9, 17, 21):** Power Supply Pins. See Figure 6 for recommended power supply bypassing.

**LNA\_IN (Pin 3):** LNA Input Pin. The LT5500 has better than 10dB input return loss from 1.8GHz to 2.7GHz. This pin is internally biased to 0.8V and must be AC coupled.

**GND (Pin 4, 11, 14, 16, 20, 23):** Ground Pins. These pins should be connected directly to ground.

**LNA\_GND (Pins 5, 6, 7, 8):** LNA Ground Pins. These pins control the gain of the LNA. At higher frequencies, these pins must be connected directly to ground to maximize the gain.

**MIX\_GND (Pin 10):** Mixer Ground Pin. To optimize the performance of the mixer, a 4.7nH inductor to ground is required for this pin.

**IF<sup>+</sup> , IF– (Pins 12, 13):** Intermediate Frequency (IF) Mixer Output Pins. These pins must be inductively tied to  $V_{CC}$ . The output can be taken differentially or transformed into a single ended output, depending on user preference and performance requirements.

**MIX IN (Pin 15):** Mixer RF Input. This pin is internally biased to 0.83V and must be AC coupled. An external matching network is necessary to match to a  $50\Omega$  system.

**LO<sup>+</sup> , LO– (Pins 18, 19):** LO Input Pins. These pins are used to provide the LO drive to the mixer. The signal can be provided either single ended or differentially. These pins are internally biased to  $V_{CC}$  – 0.2V and must be AC coupled.

**LNA\_OUT (Pin 22):** The Output Pin for the LNA. An external matching network is necessary to match to a  $50\Omega$ system. This pin must be DC coupled to the power supply.

**GS (Pin 24):** Gain Select Pin. This pin is used to select between high gain and low gain modes. High gain mode is selected when an input voltage greater than 1.35V (Logic High) is applied to this pin. Low gain mode is selected when the applied voltage is less than 0.3V (Logic Low). This pin should be bypassed to ground with a 100pF capacitor. To shut down the part, this pin must be logic low. Voltage on this pin should not exceed  $V_{CC}$  nor fall below ground.



### **BLOCK DIAGRAM**



**Figure 2. LT5500 Block Diagram**

## **WARFELICATIONS INFORMATION**

The LT5500 consists of an LNA, a Mixer, an LO buffer and the associated bias circuitry. The chip is designed to be compatible with IEEE802.11b wireless local area network (WLAN), MMDS and other wireless applications. The LNA and Mixer are designed to operate over an input frequency range of 1.8GHz to 2.7GHz with a supply voltage of 1.8V to 5.25V. The Mixer IF output frequency range is typically 10MHz to 450MHz with proper matching. The typical LO drive is –10dBm. The LO buffer operation is broadband.

#### **LNA**

The LNA has two modes of operation: high gain and low gain. In the high gain mode, the LNA is a cascode amplifier. Package inductance is used to achieve better than 10dB input return loss over the entire frequency range. The input of the LNA must be AC coupled. The linearity of the high gain mode of the LNA can be increased by adding inductance to LNA\_GND. This will reduce the gain and improve input return loss while having little impact on the low gain mode. In low gain mode, the LNA uses a capacitively coupled diode and a resistively degenerated cascode to attenuate the incoming signal and maintain a moderate VSWR. The LNA output is an open collector, and the matching circuit requires a shunt inductor connected to the power supply to provide the bias current. The component configuration for matching and example component values are listed in Figure 3. If it is desirable to reduce the gain further and simultaneously broaden the LNA bandwidth, an additional shunt resistor to the power supply can be added to the output to reduce the output quality factor (Q).

The LT5500 is designed to allow an interstage bandpass filter to be introduced between the output of the LNA and the input of the Mixer. If such an interstage filter is unnecessary, the output of the LNA can be connected to the Mixer input through a blocking capacitor and small value resistor.

#### **Mixer**

The Mixer consists of a single-ended input differential pair followed by a double-balanced mixer cell. The input matching configuration for the Mixer is shown in Figure 3. The Mixer uses a 4.7nH external inductance to act as a high frequency current source at the MIX\_GND pin. Example component values for matching the mixer input are tabulated in Figure 3.





**Figure 3. Simplified Test Schematic for 1.8GHz and 2.5GHz Applications**

An IF transformer can be used to create a single-ended output. The additional discrete components necessary to achieve a 50 $\Omega$  match are tabulated in Figure 3. Alternatively, the discrete solution shown in Figure 4 can be used to perform differential to single-ended conversion. For best LO and RF signal suppression at the IF output, a transformer should be used. If it is desirable to reduce the gain of the mixer, a resistor between the IF outputs can be used.

#### **LO Buffer**

The LO inputs can be driven either differentially or single ended. A single-ended configuration is shown along with example component values in Figure 3. Optionally, the LO can be driven differentially as shown in Figure 5.





**Figure 4. Alternative Mixer IF Output Matching Figure 5. Optional Transformer-Based Differential LO Drive**

#### **Modes of Operation**

The LT5500 has three operating modes:

- 1. Shutdown
- 2. LNA High Gain
- 3. LNA Low Gain

For shutdown, the EN pin and the GS pin must be at logic Low. Logic Low is defined as a control voltage below 0.3V. LNA High gain mode requires that both EN and GS pins be at logic High. Logic High is defined as a control voltage above 1.35V. LNA Low gain mode requires that the EN pin be at logic High and that the GS pin be at logic Low. Mixer operation is independent of the GS pin. The Mixer is enabled when the EN pin is at logic High.

**Table 1: Mode Selection**



#### **Evaluation Board**

Figure 6 shows the circuit schematic of the evaluation board. Each signal terminal of the evaluation board has provisions for three matching components in a T-formation. In practice, two or fewer components are needed to achieve the match. In the case of the LNA input, no external components are necessary if the band select filter provides the necessary AC coupling. Otherwise AC coupling must be provided. A similar consideration applies to the Mixer input pin. The LO terminal of the evaluation board was designed to permit evaluation of both single ended and differential matching configurations. The differential configuration anticipates the use of a transformer. Similarly, the IF output board layout was designed to permit evaluation of both transformer based and discrete component based matching.

The evaluation board employs primarily 0402 surface mount components, particularly near the signal paths. All surface mount inductors must have a high self-resonance frequency. The component values necessary for 1.8GHz and 2.5GHz applications are tabulated in Figure 3.

### **RF Layout Tips**

- Use  $50\Omega$  impedance transmission lines up to the matching networks. Use of ground planes is a must, particularly beneath the IC.
- Keep the matching networks as close to the pins as possible.
- Surface mount 0402 outline (or smaller) parts are recommended to minimize parasitic capacitances and inductances.
- Improve LO isolation and maximize component density by putting the LO signal trace on the bottom of the board. This permits either the matching components or an interstage filter to be placed directly between the LNA output and the Mixer input.
- Place bypass capacitors to ground in close proximity to the pull-up inductors on the LNA and Mixer outputs to improve component behavior and assure a good smallsignal ground.
- $V_{CC}$  lines must be decoupled with low impedance, broadband capacitors to prevent instability. The capacitors should be placed as close as possible to the  $V_{CC}$ pins.
- Avoid use of long traces whenever possible. Long RF traces in particular lead to signal radiation, degraded isolation and higher losses.





**Figure 6. 2.5GHz Evaluation Circuit Schematic**





**Figure 7. Component Side Silkscreen of Evaluation Board Figure 8. Component Side Layout of Evaluation Board**





**Figure 9. RF Ground (Layer 2) Layout of Evaluation Board Figure 10. Routing (Layer 3) Layout of Evaluation Board**



**Figure 11. Bottom Side Silkscreen of Evaluation Board Figure 12. Bottom Side Layout of Evaluation Board**







Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

### **PACKAGE DESCRIPTION U**



**GN Package 24-Lead Plastic SSOP (Narrow .150 Inch)**

### **RELATED PARTS**



ThinSOT is a trademark of Linear Technology Corporation.