# **inter<sub>sil</sub>**"

# ±60V Fault Protected, 5V, RS-485/RS-422 Transceivers with ±25V CMR and ESD Protection

## ISL32490E, ISL32492E, ISL32493E, ISL32495E, ISL32496E, ISL32498E

The ISL32490E, ISL32492E, ISL32493E, ISL32495E, ISL32496E, ISL32498E are fault protected, 5V powered, differential transceivers that exceed the RS-485 and RS-422 standards for balanced communication. The RS-485 transceiver pins (driver outputs and receiver inputs) are fault protected up to  $\pm$ 60V and are protected against  $\pm$ 16.5kV ESD strikes without latch-up. Additionally, the extended common mode range allows these transceivers to operate in environments with common mode voltages up to  $\pm$ 25V (>2x the RS-485 requirement), making this fault protected RS-485 family one of the most robust on the market.

Transmitters (Tx) deliver an exceptional 2.5V (typical) differential output voltage into the RS-485 specified 54 $\Omega$  load. This yields better noise immunity than standard RS-485 ICs or allows up to six 120 $\Omega$  terminations in star network topologies.

Receiver (Rx) inputs feature a "Full Fail-Safe" design that ensures a logic high Rx output if Rx inputs are floating, shorted, or on a terminated but undriven (idle) bus. Rx outputs have high drive levels; typically,  $15mA @ V_{OL} = 1V$  (for opto-coupled, isolated applications).

Half duplex (Rx inputs and Tx outputs multiplexed together) and full duplex pinouts are available. See Table 1 on page 2 for key features and configurations by device number.

For fault protected or wide common mode range RS-485 transceivers with cable invert (polarity reversal) pins, please see the <u>ISL32483E</u> data sheet.

#### **Features**

- Fault Protected RS-485 Bus Pins..... Up to ±60V
- Extended Common Mode Range ...... ±25V More than Twice the Range Required for RS-485
- +  $\pm 16.5 \text{kV}$  HBM ESD Protection on RS-485 Bus Pins
- 1/4 Unit Load for Up to 128 Devices on the Bus
- High Transient Overvoltage Tolerance ...... ±80V
- Full Fail-Safe (Open, Short, Terminated) RS-485 Receivers
- · High Rx IOL for Opto-Couplers in Isolated Designs
- Hot Plug Circuitry; Tx and Rx Outputs Remain Three-State During Power-Up/Power-Down
- Choice of RS-485 Data Rates..... 250kbps to 15Mbps

#### Applications

- · Utility Meters/Automated Meter Reading Systems
- High Node Count RS-485 Systems
- PROFIBUS™ and RS-485 Based Field Bus Networks, and Factory Automation
- Security Camera Networks
- Building Lighting and Environmental Control Systems
- Industrial/Process Control Networks







FIGURE 2. ISL3249xE DELIVERS SUPERIOR COMMON MODE RANGE vs STANDARD RS-485 DEVICES

1

| PART NUMBER | HALF/FULL<br>DUPLEX | DATA RATE<br>(Mbps) | SLEW-RATE<br>LIMITED? | EN PINS? | HOT<br>PLUG? | QUIESCENT I <sub>CC</sub><br>(mA) | LOW POWER<br>SHDN? | PIN<br>COUNT |
|-------------|---------------------|---------------------|-----------------------|----------|--------------|-----------------------------------|--------------------|--------------|
| ISL32490E   | Full                | 0.25                | Yes                   | Yes      | Yes          | 2.3                               | Yes                | 10, 14       |
| ISL32492E   | Half                | 0.25                | Yes                   | Yes      | Yes          | 2.3                               | Yes                | 8            |
| ISL32493E   | Full                | 1                   | Yes                   | Yes      | Yes          | 2.3                               | Yes                | 10, 14       |
| ISL32495E   | Half                | 1                   | Yes                   | Yes      | Yes          | 2.3                               | Yes                | 8            |
| ISL32496E   | Full                | 15                  | No                    | Yes      | Yes          | 2.3                               | Yes                | 10, 14       |
| ISL32498E   | Half                | 15                  | No                    | Yes      | Yes          | 2.3                               | Yes                | 8            |

TABLE 1. SUMMARY OF FEATURES

## **Ordering Information**

| PART NUMBER<br>(Notes 1, 2, 3) | PART<br>MARKING | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # |
|--------------------------------|-----------------|---------------------|----------------------|----------------|
| ISL32490EIBZ                   | ISL32490 EIBZ   | -40 to +85          | 14 Ld SOIC           | M14.15         |
| ISL32490EIUZ                   | 2490E           | -40 to +85          | 10 Ld MSOP           | M10.118        |
| ISL32492EIBZ                   | 32492 EIBZ      | -40 to +85          | 8 Ld SOIC            | M8.15          |
| ISL32492EIUZ                   | 2492E           | -40 to +85          | 8 Ld MSOP            | M8.118         |
| ISL32493EIBZ                   | ISL32493 EIBZ   | -40 to +85          | 14 Ld SOIC           | M14.15         |
| ISL32493EIUZ                   | 2493E           | -40 to +85          | 10 Ld MSOP           | M10.118        |
| SL32495EIBZ                    | 32495 EIBZ      | -40 to +85          | 8 Ld SOIC            | M8.15          |
| SL32495EIUZ                    | 2495E           | -40 to +85          | 8 Ld MSOP            | M8.118         |
| SL32496EIBZ                    | ISL32496 EIBZ   | -40 to +85          | 14 Ld SOIC           | M14.15         |
| SL32496EIUZ                    | 2496E           | -40 to +85          | 10 Ld MSOP           | M10.118        |
| SL32498EIBZ                    | 32498 EIBZ      | -40 to +85          | 8 Ld SOIC            | M8.15          |
| ISL32498EIUZ                   | 2498E           | -40 to +85          | 8 Ld MSOP            | M8.118         |

NOTES:

1. Add "-T\*" suffix for tape and reel. Please refer to TB347 for details on reel specifications.

 These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matter tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

3. For Moisture Sensitivity Level (MSL), please see device information pages for <u>ISL32490E</u>, <u>ISL32492E</u>, <u>ISL32493E</u>, <u>ISL32495E</u>, <u>ISL32496E</u>, <u>I</u>

2

## **Pin Configurations**



ISL32490E, ISL32493E, ISL32496E (10 LD MSOP) TOP VIEW RO 1 10 V<sub>CC</sub> RE 2 9 A 8 B DE 3 7 Z DI Δ GND 5 6 Υ



NOTE: Evaluate creepage and clearance requirements at your maximum fault voltage before using small pitch packages (e.g., MSOP).

## **Truth Tables**

| TRANSMITTING |                |    |                      |                      |  |  |  |  |
|--------------|----------------|----|----------------------|----------------------|--|--|--|--|
|              | INPUTS OUTPUTS |    |                      |                      |  |  |  |  |
| RE           | DE             | DI | Z                    | Y                    |  |  |  |  |
| x            | 1              | 1  | 0                    | 1                    |  |  |  |  |
| x            | 1              | 0  | 1                    | 0                    |  |  |  |  |
| 0            | 0              | х  | High-Z               | High-Z               |  |  |  |  |
| 1            | 0              | х  | High-Z<br>(see Note) | High-Z<br>(see Note) |  |  |  |  |

NOTE: Low Power Shutdown Mode (see Note 11 on page 9).

|    | RECEIVING         |                   |                        |                      |  |  |  |  |  |
|----|-------------------|-------------------|------------------------|----------------------|--|--|--|--|--|
|    | INPUTS            |                   |                        |                      |  |  |  |  |  |
| RE | DE<br>Half Duplex | DE<br>Full Duplex | RO                     |                      |  |  |  |  |  |
| 0  | 0                 | x                 | ≥ -0.01V               | 1                    |  |  |  |  |  |
| 0  | 0                 | x                 | ≤ <b>-0.2</b> V        | 0                    |  |  |  |  |  |
| 0  | 0                 | x                 | Inputs<br>Open/Shorted | 1                    |  |  |  |  |  |
| 1  | 0                 | 0                 | x                      | High-Z<br>(see Note) |  |  |  |  |  |
| 1  | 1                 | 1                 | X                      | High-Z               |  |  |  |  |  |

NOTE: Low Power Shutdown Mode (see Note 11 on page 9).

| PIN<br>NAME | 8 LD<br>PIN # | 10 LD<br>PIN # | <b>14 LD</b><br>PIN # | FUNCTION                                                                                                                                                                                           |
|-------------|---------------|----------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RO          | 1             | 1              | 2                     | Receiver output. If A-B $\geq$ -10mV, RO is high; if A-B $\leq$ -200mV, RO is low; RO = High if A and B are unconnected (floating), shorted together, or connected to an undriven, terminated bus. |
| RE          | 2             | 2              | 3                     | Receiver output enable. RO is enabled when $\overline{RE}$ is low; RO is high impedance when $\overline{RE}$ is high. Internally pulled low.                                                       |
| DE          | 3             | 3              | 4                     | Driver output enable. The driver outputs, Y and Z, are enabled by bringing DE high. They are high impedance when DE is low. Internally pulled high.                                                |
| DI          | 4             | 4              | 5                     | Driver input. A low on DI forces output Y low and output Z high. Similarly, a high on DI forces output Y high and output Z low.                                                                    |
| GND         | 5             | 5              | 6, 7                  | Ground connection.                                                                                                                                                                                 |
| A/Y         | 6             | -              | -                     | $\pm$ 60V Fault and $\pm$ 16.5kV HBM ESD Protected RS-485/RS-422 level, non-inverting receiver input and non-inverting driver output. Pin is an input if DE = 0; pin is an output if DE = 1.       |
| B/Z         | 7             | -              | -                     | $\pm$ 60V Fault and $\pm$ 16.5kV HBM ESD Protected RS-485/RS-422 level, inverting receiver input and inverting driver output. Pin is an input if DE = 0; pin is an output if DE = 1.               |
| Α           | -             | 9              | 12                    | ±60V Fault and ±15kV HBM ESD Protected RS-485/RS-422 level, non-inverting receiver input.                                                                                                          |
| В           | -             | 8              | 11                    | ±60V Fault and ±15kV HBM ESD Protected RS-485/RS-422 level, inverting receiver input.                                                                                                              |

## **Pin Descriptions**

| PIN<br>NAME | 8 LD<br>PIN # | 10 LD<br>PIN # | 14 LD<br>PIN # | FUNCTION                                                                                            |
|-------------|---------------|----------------|----------------|-----------------------------------------------------------------------------------------------------|
| Y           | -             | 6              | 9              | $\pm 60V$ Fault and $\pm 15$ kV HBM ESD Protected RS-485/RS-422 level, non-inverting driver output. |
| Z           | -             | 7              | 10             | $\pm 60V$ Fault and $\pm 15kV$ HBM ESD Protected RS-485/RS-422 level, inverting driver output.      |
| VCC         | 8             | 10             | 13, 14         | System power supply input (4.5V to 5.5V).                                                           |
| NC          | -             | -              | 1, 8           | No internal connection.                                                                             |

## Pin Descriptions (Continued)

## **Typical Operating Circuits**





ISL32490E, ISL32493E, ISL32496E FULL DUPLEX EXAMPLE (SOIC PIN NUMBERS SHOWN)

#### **Absolute Maximum Ratings**

| V <sub>CC</sub> to Ground                                       |
|-----------------------------------------------------------------|
| Input Voltages                                                  |
| DI, DE, RE                                                      |
| Input/Output Voltages                                           |
| A/Y, B/Z, A, B, Y, Z±60V                                        |
| A/Y, B/Z, A, B, Y, Z                                            |
| (Transient Pulse Through 100 $\Omega$ , (Note 15 on page 9)±80V |
| R00.3V to (V <sub>CC</sub> +0.3V)                               |
| Short Circuit Duration                                          |
| Y, Z Indefinite                                                 |
| ESD Rating see "ESD PERFORMANCE" on page 6                      |
| Latch-up (Tested per JESD78, Level 2, Class A) +125°C           |

#### **Thermal Information**

| Thermal Resistance (Typical)               | θ <b>JA</b> (°C/W) | θ <sub>JC</sub> (°C∕W) |
|--------------------------------------------|--------------------|------------------------|
| 8 Ld MSOP Package (Notes 4, 5)             | 140                | 40                     |
| 8 Ld SOIC Package (Notes 4, 5)             | 108                | 47                     |
| 10 Ld MSOP Package (Note 4, 5)             | 135                | 50                     |
| 14 Ld SOIC Package (Notes 4, 5)            | 88                 | 39                     |
| Maximum Junction Temperature (Plastic Pack | (age)              | +150°C                 |
| Maximum Storage Temperature Range          | 6                  | 5°C to +150°C          |
| Pb-free Reflow Profile                     |                    | see link below         |
| http://www.intersil.com/pbfree/Pb-FreeRe   | eflow.asp          |                        |

#### **Recommended Operating Conditions**

| Supply Voltage (V <sub>CC</sub> ). | 5V            |
|------------------------------------|---------------|
| Temperature Range                  | 40°C to +85°C |
| Bus Pin Common Mode Voltage Range  | 25V to +25V   |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 4.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
- 5. For  $\theta_{\text{JC}},$  the "case temp" location is taken at the package top center.

| <b>Electrical Specifications</b> Test Conditions: V <sub>CC</sub> = 4.5V to 5.5V; Unless Otherwise Specified. Typicals are at V <sub>CC</sub> = 5V, T <sub>A</sub> = +25°C (Note 6). |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Boldface limits apply over the operating temperature range, -40°C to +85°C.                                                                                                          |

| SYMBOL            | PARAMETER                                                                                            | TEST CONDITIONS                                                                         | TEMP<br>(°C) | MIN<br>(Note 14) | ТҮР | MAX<br>(Note 14) | UNITS |
|-------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------|------------------|-----|------------------|-------|
| OC CHARAC         | TERISTICS                                                                                            |                                                                                         | · · · ·      |                  |     |                  |       |
| V <sub>OD1</sub>  | Driver Differential V <sub>OUT</sub><br>(No load)                                                    |                                                                                         | Full         | -                | -   | V <sub>CC</sub>  | v     |
| V <sub>OD2</sub>  | Driver Differential V <sub>OUT</sub>                                                                 | R <sub>L</sub> = 100Ω (RS-422)                                                          | Full         | 2.4              | 3.2 | -                | v     |
|                   | (Loaded, Figure 3A)                                                                                  | R <sub>L</sub> = 54Ω (RS-485)                                                           | Full         | 1.5              | 2.5 | V <sub>CC</sub>  | v     |
|                   |                                                                                                      | $R_L = 54\Omega (PROFIBUS, V_{CC} \ge 5V)$                                              | Full         | 2.0              | 2.5 |                  |       |
|                   |                                                                                                      | $R_L$ = 21Ω (Six 120Ω terminations for Star<br>Configurations, V <sub>CC</sub> ≥ 4.75V) | Full         | 0.8              | 1.3 | -                | v     |
| ΔV <sub>OD</sub>  | Change in Magnitude of Driver<br>Differential V <sub>OUT</sub> for<br>Complementary Output<br>States | R <sub>L</sub> = 54Ω or 100Ω (Figure 3A)                                                | Full         | -                | -   | 0.2              | V     |
| V <sub>OD3</sub>  | Driver Differential V <sub>OUT</sub> with<br>Common Mode Load<br>(Figure 3B)                         | $R_L = 60\Omega, -7V \le V_{CM} \le 12V$                                                | Full         | 1.5              | 2.1 | V <sub>CC</sub>  | v     |
|                   |                                                                                                      | $R_{L} = 60\Omega, -25V \le V_{CM} \le 25V \ (V_{CC} \ge 4.75V)$                        | Full         | 1.7              | 2.3 |                  |       |
|                   |                                                                                                      | $R_L = 21\Omega, -15V \le V_{CM} \le 15V (V_{CC} \ge 4.75V)$                            | Full         | 0.8              | 1.1 | -                | v     |
| v <sub>oc</sub>   | Driver Common-Mode V <sub>OUT</sub>                                                                  | R <sub>L</sub> = 54Ω or 100Ω                                                            | Full         | -1               | -   | 3                | v     |
|                   | (Figure 3)                                                                                           | $R_{L}$ = 60 $\Omega$ or 100 $\Omega$ , -20V $\leq$ $V_{CM}$ $\leq$ 20V                 | Full         | -2.5             | -   | 5                | v     |
| ΔV <sub>OC</sub>  | Change in Magnitude of Driver<br>Common-Mode V <sub>OUT</sub> for<br>Complementary Output<br>States  | R <sub>L</sub> = 54Ω or 100Ω (Figure 3A)                                                | Full         | -                | -   | 0.2              | v     |
| IOSD              | Driver Short-Circuit Current                                                                         | $DE = V_{CC}, -25V \le V_0 \le 25V \text{ (Note 8)}$                                    | Full         | -250             | -   | 250              | mA    |
| I <sub>OSD1</sub> |                                                                                                      | At First Fold-back, $22V \le V_0 \le -22V$                                              | Full         | -83              |     | 83               | mA    |
| I <sub>OSD2</sub> |                                                                                                      | At Second Fold-back,<br>$35V \le V_0 \le -35V$                                          | Full         | -13              |     | 13               | mA    |
| VIH               | Logic Input High Voltage                                                                             | DE, DI, RE                                                                              | Full         | 2.5              | -   | -                | v     |

**Electrical Specifications** Test Conditions: V<sub>CC</sub> = 4.5V to 5.5V; Unless Otherwise Specified. Typicals are at V<sub>CC</sub> = 5V, T<sub>A</sub> = +25°C (Note 6). Boldface limits apply over the operating temperature range, -40°C to +85°C. (Continued)

| SYMBOL                             | PARAMETER                                               | TES                                        | <b>CONDITIONS</b>                              | TEMP<br>(°C) | MIN<br>(Note 14)      | ТҮР         | MAX<br>(Note 14) | UNITS |
|------------------------------------|---------------------------------------------------------|--------------------------------------------|------------------------------------------------|--------------|-----------------------|-------------|------------------|-------|
| VIL                                | Logic Input Low Voltage                                 | DE, DI, RE                                 |                                                | Full         | -                     | -           | 0.8              | v     |
| I <sub>IN1</sub>                   | Logic Input Current                                     | DI                                         |                                                | Full         | -1                    | -           | 1                | μA    |
|                                    |                                                         | DE, RE                                     | Full                                           | -15          | 6                     | 15          | μA               |       |
| I <sub>IN2</sub>                   | Input/Output Current (A/Y,                              | DE = 0V,                                   | Full                                           | -            | 110                   | 250         | μA               |       |
|                                    | B/Z)                                                    | V <sub>CC</sub> = 0V or 5.5V               | V <sub>IN</sub> = -7V                          | Full         | -200                  | -75         | -                | μA    |
|                                    |                                                         |                                            | $V_{IN} = \pm 25V$                             | Full         | -800                  | ±240        | 800              | μA    |
|                                    |                                                         |                                            | V <sub>IN</sub> = ±60V (Note 16)               | Full         | -6                    | ±0.5        | 6                | mA    |
| I <sub>IN3</sub>                   | Input Current (A, B)                                    | V <sub>CC</sub> = 0V or 5.5V               | V <sub>IN</sub> = 12V                          | Full         | -                     | 90          | 125              | μA    |
|                                    | (Full Duplex Versions Only)                             |                                            | V <sub>IN</sub> = -7V                          | Full         | -100                  | -70         | -                | μA    |
|                                    |                                                         |                                            | $V_{IN} = \pm 25V$                             | Full         | -500                  | ±200        | 500              | μA    |
|                                    |                                                         |                                            | V <sub>IN</sub> = ±60V (Note 16)               | Full         | -3                    | ±0.4        | 3                | mA    |
| I <sub>OZD</sub>                   | Output Leakage Current (Y, Z)                           | $\overline{RE} = OV,$                      | V <sub>IN</sub> = 12V                          | Full         | -                     | 20          | 200              | μA    |
|                                    | (Full Duplex Versions Only)                             | DE = 0V,<br>V <sub>CC</sub> = 0V or 5.5V   | V <sub>IN</sub> = -7V                          | Full         | -100                  | -5          | -                | μA    |
|                                    |                                                         |                                            | $V_{IN} = \pm 25V$                             | Full         | -500                  | ± <b>40</b> | 500              | μA    |
|                                    |                                                         |                                            | V <sub>IN</sub> = ±60V (Note 16)               | Full         | -3                    | ±0.1        | 3                | mA    |
| V <sub>TH</sub>                    | Receiver Differential<br>Threshold Voltage              | -25V ≤ V <sub>CM</sub> ≤ 25V               |                                                | Full         | -200                  | -100        | -10              | mV    |
| $\Delta V_{TH}$                    | Receiver Input Hysteresis                               | -25V ≤ V <sub>CM</sub> ≤ 25V               | 25                                             | -            | 25                    | -           | mV               |       |
| V <sub>OH</sub>                    | Receiver Output High Voltage                            | I <sub>0</sub> = -2mA, V <sub>ID</sub> = - | 10mV                                           | Full         | V <sub>CC</sub> - 0.5 | 4.75        | -                | v     |
|                                    |                                                         | I <sub>0</sub> = -8mA, V <sub>ID</sub> = - | I <sub>0</sub> = -8mA, V <sub>ID</sub> = -10mV |              | 2.8                   | 4.2         | -                | v     |
| V <sub>OL</sub>                    | Receiver Output Low Voltage                             | I <sub>0</sub> = 6mA, V <sub>ID</sub> = -2 | I <sub>0</sub> = 6mA, V <sub>ID</sub> = -200mV |              |                       | 0.27        | 0.4              | v     |
| I <sub>OL</sub>                    | Receiver Output Low Current                             | $V_0 = 1V, V_{ID} = -20$                   | 00mV                                           | Full         | 15                    | 22          | -                | mA    |
| I <sub>OZR</sub>                   | Three-State (High Impedance)<br>Receiver Output Current | $0V \le V_0 \le V_{CC}$                    |                                                | Full         | -1                    | 0.01        | 1                | μA    |
| IOSR                               | Receiver Short-Circuit Current                          | $0V \le V_0 \le V_{CC}$                    |                                                | Full         | ± <b>12</b>           | -           | ± <b>110</b>     | mA    |
|                                    | RRENT                                                   | I                                          |                                                |              |                       |             |                  |       |
| Icc                                | No-Load Supply Current<br>(Note 7)                      | $DE = V_{CC}, \overline{RE} = 0$           | / or $V_{CC}$ , DI = OV or $V_{CC}$            | Full         | -                     | 2.3         | 4.5              | mA    |
| ISHDN                              | Shutdown Supply Current                                 | $DE = OV, \overline{RE} = V_{CC}$          | <sub>c</sub> , DI = OV or V <sub>CC</sub>      | Full         | -                     | 10          | 50               | μA    |
| SD PERFO                           | RMANCE                                                  | I                                          |                                                |              |                       |             |                  |       |
|                                    | RS-485 Pins (A, Y, B, Z, A/Y,                           | Human Body                                 | 1/2 Duplex                                     | 25           | -                     | ±16.5       | -                | kV    |
|                                    | B/Z)                                                    | Model, From Bus<br>Pins to GND             | Full Duplex                                    | 25           | -                     | ±15         | -                | kV    |
|                                    | All Pins                                                | Human Body Mod                             | lel, per JEDEC                                 | 25           | -                     | ±8          | -                | kV    |
|                                    |                                                         | Machine Model                              |                                                | 25           | -                     | ±700        | -                | v     |
| DRIVER SW                          | /<br>ITCHING CHARACTERISTICS (2                         | 50kbps Versions;                           | ISL32490E, ISL32492E)                          |              |                       | ı           |                  | 1     |
| t <sub>PLH,</sub> t <sub>PHL</sub> | Driver Differential Output                              | R <sub>D</sub> = 54Ω,                      | No CM Load                                     | Full         | -                     | 320         | 450              | ns    |
| ,                                  | Delay                                                   | C <sub>D</sub> = 50pF<br>(Figure 4)        | -25V ≤ V <sub>CM</sub> ≤ 25V                   | Full         | -                     | -           | 1000             | ns    |
| <sup>t</sup> skew                  | Driver Differential Output                              | R <sub>D</sub> = 54Ω,                      | No CM Load                                     | Full         | -                     | 6           | 30               | ns    |
|                                    | Skew                                                    | C <sub>D</sub> = 50pF                      | -25V ≤ V <sub>CM</sub> ≤ 25V                   | Full         | -                     | -           | 50               | ns    |

**Electrical Specifications** Test Conditions: V<sub>CC</sub> = 4.5V to 5.5V; Unless Otherwise Specified. Typicals are at V<sub>CC</sub> = 5V, T<sub>A</sub> = +25°C (Note 6). Boldface limits apply over the operating temperature range, -40°C to +85°C. (Continued)

| SYMBOL                             | PARAMETER                                  | TES                                                                                | T CONDITIONS                      | TEMP<br>(°C) | MIN<br>(Note 14) | ТҮР | MAX<br>(Note 14) | UNITS |
|------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------|--------------|------------------|-----|------------------|-------|
| t <sub>R</sub> , t <sub>F</sub>    | Driver Differential Rise or Fall           | R <sub>D</sub> = 54Ω,                                                              | No CM Load                        | Full         | 400              | 650 | 1200             | ns    |
|                                    | Time                                       | C <sub>D</sub> = 50pF<br>(Figure 4)                                                | -25V ≤ V <sub>CM</sub> ≤ 25V      | Full         | 300              | -   | 1200             | ns    |
| f <sub>MAX</sub>                   | Maximum Data Rate                          | C <sub>D</sub> = 820pF (Figure 6)                                                  |                                   | Full         | 0.25             | 1.5 | -                | Mbps  |
| t <sub>zH</sub>                    | Driver Enable to Output High               | SW = GND (Figure 5), (Note 9)                                                      |                                   | Full         | -                | -   | 1200             | ns    |
| t <sub>ZL</sub>                    | Driver Enable to Output Low                | SW = V <sub>CC</sub> (Figure 5), (Note 9)                                          |                                   | Full         | -                | -   | 1200             | ns    |
| t <sub>LZ</sub>                    | Driver Disable from Output<br>Low          | SW = V <sub>CC</sub> (Figure 5)                                                    |                                   | Full         | -                | -   | 120              | ns    |
| t <sub>HZ</sub>                    | Driver Disable from Output<br>High         | SW = GND (Figure 5)                                                                |                                   | Full         | -                | -   | 120              | ns    |
| t <sub>SHDN</sub>                  | Time to Shutdown                           | (Note 11)                                                                          |                                   | Full         | 60               | 160 | 600              | ns    |
| t <sub>ZH(SHDN)</sub>              | Driver Enable from Shutdown to Output High | SW = GND (Figure 5), (Notes 11, 12)                                                |                                   | Full         | -                | -   | 2500             | ns    |
| t <sub>ZL(SHDN)</sub>              | Driver Enable from Shutdown to Output Low  | SW = V <sub>CC</sub> (Figure 5), (Notes 11, 12)                                    |                                   | Full         | -                | -   | 2500             | ns    |
| DRIVER SW                          | ITCHING CHARACTERISTICS (1                 | Mbps Versions; IS                                                                  | il32493E, ISL32495E)              |              |                  |     |                  |       |
| t <sub>PLH,</sub> t <sub>PHL</sub> | Driver Differential Output                 | $R_D = 54\Omega,$<br>$C_D = 50pF$<br>(Figure 4)                                    | No CM Load                        | Full         | -                | 70  | 125              | ns    |
|                                    | Delay                                      |                                                                                    | -25V ≤ V <sub>CM</sub> ≤ 25V      | Full         | -                | -   | 350              | ns    |
| <sup>t</sup> skew                  | Driver Differential Output<br>Skew         | $R_{D} = 54\Omega,$<br>$C_{D} = 50pF$<br>(Figure 4)                                | No CM Load                        | Full         | -                | 4.5 | 15               | ns    |
|                                    |                                            |                                                                                    | $-25 V \le V_{CM} \le 25 V$       | Full         | -                | -   | 25               | ns    |
| t <sub>R</sub> , t <sub>F</sub>    | Driver Differential Rise or Fall           | $R_D = 54\Omega$ ,                                                                 | No CM Load                        | Full         | 70               | 170 | 300              | ns    |
|                                    | Time                                       | C <sub>D</sub> = 50pF<br>(Figure 4)                                                | -25V ≤ V <sub>CM</sub> ≤ 25V      | Full         | 70               | -   | 400              | ns    |
| f <sub>MAX</sub>                   | Maximum Data Rate                          | C <sub>D</sub> = 820pF (Figu                                                       | C <sub>D</sub> = 820pF (Figure 6) |              | 1                | 4   | -                | Mbps  |
| t <sub>ZH</sub>                    | Driver Enable to Output High               | SW = GND (Figure                                                                   | SW = GND (Figure 5), (Note 9)     |              | -                | -   | 350              | ns    |
| t <sub>ZL</sub>                    | Driver Enable to Output Low                | SW = V <sub>CC</sub> (Figure                                                       | 5), (Note 9)                      | Full         | -                | -   | 300              | ns    |
| t <sub>LZ</sub>                    | Driver Disable from Output<br>Low          | SW = V <sub>CC</sub> (Figure                                                       | 5)                                | Full         | -                | -   | 120              | ns    |
| t <sub>HZ</sub>                    | Driver Disable from Output<br>High         | SW = GND (Figure 5)                                                                |                                   | Full         | -                | -   | 120              | ns    |
| <sup>t</sup> SHDN                  | Time to Shutdown                           | (Note 11)                                                                          |                                   | Full         | 60               | 160 | 600              | ns    |
| t <sub>ZH(SHDN)</sub>              | Driver Enable from Shutdown to Output High | SW = GND (Figure 5), (Notes 11, 12)                                                |                                   | Full         | -                | -   | 2000             | ns    |
| <sup>t</sup> ZL(SHDN)              | Driver Enable from Shutdown to Output Low  | SW = V <sub>CC</sub> (Figure 5), (Notes 11, 12)                                    |                                   | Full         | -                | -   | 2000             | ns    |
| DRIVER SW                          | ITCHING CHARACTERISTICS (1                 | 5Mbps Versions;                                                                    | ISL32496E, ISL32498E              | E)           |                  |     | L                |       |
| t <sub>PLH,</sub> t <sub>PHL</sub> | Driver Differential Output<br>Delay        | $R_{D} = 54\Omega,$<br>$C_{D} = 50pF$<br>(Figure 4)                                | No CM Load                        | Full         | -                | 21  | 45               | ns    |
|                                    |                                            |                                                                                    | -25V ≤ V <sub>CM</sub> ≤ 25V      | Full         | -                | -   | 80               | ns    |
| <sup>t</sup> skew                  | Driver Differential Output                 | $R_D = 54\Omega$ ,                                                                 | No CM Load                        | Full         | -                | 3   | 6                | ns    |
|                                    | Skew                                       | C <sub>D</sub> = 50pF<br>(Figure 4)                                                | -25V ≤ V <sub>CM</sub> ≤ 25V      | Full         | -                | -   | 7                | ns    |
| t <sub>R</sub> , t <sub>F</sub>    | Driver Differential Rise or Fall           | $R_D = 54\Omega$ ,                                                                 | No CM Load                        | Full         | 5                | 17  | 30               | ns    |
|                                    | Time                                       | $C_{D} = 50 \text{pF}$ (Figure 4) $-25 \text{V} \le \text{V}_{CM} \le 25 \text{V}$ |                                   | Full         | 5                | -   | 30               | ns    |

**Electrical Specifications** Test Conditions:  $V_{CC} = 4.5V$  to 5.5V; Unless Otherwise Specified. Typicals are at  $V_{CC} = 5V$ ,  $T_A = +25$ °C (Note 6). Boldface limits apply over the operating temperature range, -40°C to +85°C. (Continued)

| SYMBOL                              | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                                                                                          | TEMP<br>(°C) | MIN<br>(Note 14) | ТҮР | MAX<br>(Note 14) | UNITS |
|-------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------|-----|------------------|-------|
| f <sub>MAX</sub>                    | Maximum Data Rate                                   | C <sub>D</sub> = 470pF (Figure 6)                                                                                                                                                                                                        | Full         | 15               | 25  | -                | Mbps  |
| <sup>t</sup> zH                     | Driver Enable to Output High                        | SW = GND (Figure 5), (Note 9)                                                                                                                                                                                                            | Full         | -                | -   | 100              | ns    |
| t <sub>ZL</sub>                     | Driver Enable to Output Low                         | SW = V <sub>CC</sub> (Figure 5), (Note 9)                                                                                                                                                                                                | Full         | -                | -   | 100              | ns    |
| t <sub>LZ</sub>                     | Driver Disable from Output<br>Low                   | SW = V <sub>CC</sub> (Figure 5)                                                                                                                                                                                                          | Full         | -                | -   | 120              | ns    |
| t <sub>HZ</sub>                     | Driver Disable from Output<br>High                  | SW = GND (Figure 5)                                                                                                                                                                                                                      | Full -       |                  | -   | 120              | ns    |
| <sup>t</sup> SHDN                   | Time to Shutdown                                    | (Note 11)                                                                                                                                                                                                                                | Full         | 60               | 160 | 600              | ns    |
| t <sub>ZH(SHDN)</sub>               | Driver Enable from Shutdown to Output High          | SW = GND (Figure 5), (Notes 11, 12)                                                                                                                                                                                                      | Full         | -                | -   | 2000             | ns    |
| t <sub>ZL(SHDN)</sub>               | Driver Enable from Shutdown to Output Low           | SW = V <sub>CC</sub> (Figure 5), (Notes 11, 12)                                                                                                                                                                                          | Full         | -                | -   | 2000             | ns    |
| RECEIVER S                          | WITCHING CHARACTERISTICS                            | (250kbps Versions; ISL32490E, ISL32492E                                                                                                                                                                                                  | :)           |                  |     |                  |       |
| f <sub>MAX</sub>                    | Maximum Data Rate                                   | -25V ≤ V <sub>CM</sub> ≤ 25V (Figure 7)                                                                                                                                                                                                  | Full         | 0.25             | 5   | -                | Mbps  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Receiver Input to Output Delay                      | -25V ≤ V <sub>CM</sub> ≤ 25V (Figure 7)                                                                                                                                                                                                  | Full         | -                | 200 | 280              | ns    |
| <sup>t</sup> SKD                    | Receiver Skew   tPLH - t <sub>PHL</sub>             | (Figure 7)                                                                                                                                                                                                                               | Full         | -                | 4   | 10               | ns    |
| t <sub>ZL</sub>                     | Receiver Enable to Output<br>Low                    | $\label{eq:RL} \begin{split} \textbf{R}_L &= \textbf{1} \textbf{k} \Omega, \ \textbf{C}_L = \textbf{1} \textbf{5} \textbf{p} \textbf{F}, \ \textbf{SW} = \textbf{V}_{CC} \ (\text{Figure 8}), \\ (\text{Note 10}) \end{split}$           | Full         | -                | -   | 50               | ns    |
| tzH                                 | Receiver Enable to Output<br>High                   | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 8),<br>(Note 10)                                                                                                                                                                      | Full         | -                | -   | 50               | ns    |
| t <sub>LZ</sub>                     | Receiver Disable from Output<br>Low                 | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = $V_{CC}$ (Figure 8)                                                                                                                                                                               | i) Full -    |                  | -   | 50               | ns    |
| t <sub>HZ</sub>                     | Receiver Disable from Output<br>High                | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 8)                                                                                                                                                                                    | Full         | -                | -   | 50               | ns    |
| tSHDN                               | Time to Shutdown                                    | (Note 11)                                                                                                                                                                                                                                | Full         | 60               | 160 | 600              | ns    |
| t <sub>ZH(SHDN)</sub>               | Receiver Enable from<br>Shutdown to Output High     | $\label{eq:RL} \begin{split} \textbf{R}_{L} = \textbf{1} \textbf{k} \boldsymbol{\Omega}, \ \textbf{C}_{L} = \textbf{15} \textbf{pF}, \ \textbf{SW} = \textbf{GND} \ (Figure \ 8), \\ (Notes \ \textbf{11}, \ \textbf{13}) \end{split}$   | Full         | -                | -   | 2000             | ns    |
| t <sub>ZL(SHDN)</sub>               | Receiver Enable from<br>Shutdown to Output Low      | $\label{eq:RL} \begin{split} \textbf{R}_L = \textbf{1} \textbf{k} \boldsymbol{\Omega},  \textbf{C}_L = \textbf{15} \textbf{pF},  \textbf{SW} = \textbf{V}_{CC}  (Figure  \textbf{8}), \\ (Notes  \textbf{11},  \textbf{13}) \end{split}$ | Full         | -                | -   | 2000             | ns    |
| RECEIVER S                          | WITCHING CHARACTERISTICS                            | (1Mbps Versions; ISL32493E, ISL32495E)                                                                                                                                                                                                   |              |                  |     |                  |       |
| f <sub>MAX</sub>                    | Maximum Data Rate                                   | $-25V \le V_{CM} \le 25V$ (Figure 7)                                                                                                                                                                                                     | Full         | 1                | 15  | -                | Mbps  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Receiver Input to Output Delay                      | $-25V \le V_{CM} \le 25V$ (Figure 7)                                                                                                                                                                                                     | Full         | -                | 90  | 150              | ns    |
| t <sub>SKD</sub>                    | Receiver Skew   t <sub>PLH</sub> - t <sub>PHL</sub> | (Figure 7)                                                                                                                                                                                                                               | Full         | -                | 4   | 10               | ns    |
| <sup>t</sup> zL                     | Receiver Enable to Output<br>Low                    | $\label{eq:RL} \begin{split} \textbf{R}_{L} &= \textbf{1} \textbf{k} \Omega,  \textbf{C}_{L} = \textbf{1} \textbf{5} \textbf{p} \textbf{F},  \textbf{SW} = \textbf{V}_{CC}  (\textbf{Figure 8}), \\ (\textbf{Note 10}) \end{split}$      | Full         | -                | -   | 50               | ns    |
| <sup>t</sup> zH                     | Receiver Enable to Output<br>High                   | utput $R_L = 1k\Omega, C_L = 15pF, SW = GND (Figure 8),$<br>(Note 10)                                                                                                                                                                    |              | -                | -   | 50               | ns    |
| t <sub>LZ</sub>                     | Receiver Disable from Output<br>Low                 | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = V <sub>CC</sub> (Figure 8)                                                                                                                                                                        |              | -                | -   | 50               | ns    |
| t <sub>HZ</sub>                     | Receiver Disable from Output<br>High                | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 8)                                                                                                                                                                                    | Full -       |                  | -   | 50               | ns    |
| <sup>t</sup> SHDN                   | Time to Shutdown                                    | (Note 11)                                                                                                                                                                                                                                | Full         | 60               | 160 | 600              | ns    |
| t <sub>ZH(SHDN)</sub>               | Receiver Enable from<br>Shutdown to Output High     | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 8),<br>(Notes 11, 13)                                                                                                                                                                 | Full         | -                | -   | 2000             | ns    |

**Electrical Specifications** Test Conditions: V<sub>CC</sub> = 4.5V to 5.5V; Unless Otherwise Specified. Typicals are at V<sub>CC</sub> = 5V, T<sub>A</sub> = +25°C (Note 6). Boldface limits apply over the operating temperature range, -40°C to +85°C. (Continued)

| SYMBOL                              | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                                                                                                      | TEMP<br>(°C) | MIN<br>(Note 14) | ТҮР | MAX<br>(Note 14) | UNITS |
|-------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------|-----|------------------|-------|
| <sup>t</sup> ZL(SHDN)               | Receiver Enable from<br>Shutdown to Output Low      | $\label{eq:RL} \begin{split} \textbf{R}_L = \textbf{1} \textbf{k} \Omega, \ \textbf{C}_L = \textbf{1} \textbf{5} \textbf{p} \textbf{F}, \ \textbf{SW} = \textbf{V}_{CC} \ (\text{Figure 8}), \\ (\text{Notes 11, 13}) \end{split}$                   | Full         | -                | -   | 2000             | ns    |
| <b>RECEIVER S</b>                   | WITCHING CHARACTERISTICS                            | (15Mbps Versions; ISL32496E, ISL32498E)                                                                                                                                                                                                              | )            |                  |     |                  |       |
| f <sub>MAX</sub>                    | Maximum Data Rate                                   | $-25V \le V_{CM} \le 25V$ (Figure 7)                                                                                                                                                                                                                 | Full         | 15               | 25  | -                | Mbps  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Receiver Input to Output Delay                      | $-25V \le V_{CM} \le 25V$ (Figure 7)                                                                                                                                                                                                                 | Full         | -                | 35  | 70               | ns    |
| <sup>t</sup> SKD                    | Receiver Skew   t <sub>PLH</sub> - t <sub>PHL</sub> | (Figure 7)                                                                                                                                                                                                                                           | Full         | -                | 4   | 10               | ns    |
| t <sub>ZL</sub>                     | Receiver Enable to Output<br>Low                    | $\label{eq:RL} \begin{split} \textbf{R}_L &= \textbf{1} \textbf{k} \Omega,  \textbf{C}_L = \textbf{1} \textbf{5} \textbf{p} \textbf{F},  \textbf{SW} = \textbf{V}_{\textbf{CC}}  (\textbf{Figure 8}), \\ (\textbf{Note 10}) \end{split}$             | Full         | -                | -   | 50               | ns    |
| t <sub>ZH</sub>                     | Receiver Enable to Output<br>High                   | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 8),<br>(Note 10)                                                                                                                                                                                  | Full         | -                | -   | 50               | ns    |
| t <sub>LZ</sub>                     | Receiver Disable from Output<br>Low                 | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = $V_{CC}$ (Figure 8)                                                                                                                                                                                           | Full         | -                | -   | 50               | ns    |
| t <sub>HZ</sub>                     | Receiver Disable from Output<br>High                | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 8)                                                                                                                                                                                                | Full         | -                | -   | 50               | ns    |
| t <sub>SHDN</sub>                   | Time to Shutdown                                    | (Note 11)                                                                                                                                                                                                                                            | Full         | 60               | 160 | 600              | ns    |
| t <sub>ZH(SHDN)</sub>               | Receiver Enable from<br>Shutdown to Output High     | $\label{eq:RL} \begin{split} \textbf{R}_{L} = \textbf{1} \textbf{k} \boldsymbol{\Omega}, \ \textbf{C}_{L} = \textbf{1} \textbf{5} \textbf{p} \textbf{F}, \ \textbf{SW} = \textbf{GND} \ (\textbf{Figure 8}), \\ (\textbf{Notes 11, 13}) \end{split}$ | Full         | -                | -   | 2000             | ns    |
| tzl(SHDN)                           | Receiver Enable from<br>Shutdown to Output Low      | $\label{eq:RL} \begin{split} \textbf{R}_L &= \textbf{1} \textbf{k} \Omega,  \textbf{C}_L = \textbf{1} \textbf{5} \textbf{p} \textbf{F},  \textbf{SW} = \textbf{V}_{\textbf{CC}}  (\textbf{Figure 8}), \\ (\textbf{Notes 11, 13}) \end{split}$        | Full         | -                | -   | 2000             | ns    |

#### NOTES:

6. All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.

7. Supply current specification is valid for loaded drivers when DE = 0V.

- 8. Applies to peak current. See "Typical Performance Curves" beginning on page 14 for more information.
- 9. Keep  $\overline{RE} = 0$  to prevent the device from entering SHDN.
- 10. The RE signal high time must be short enough (typically <100ns) to prevent the device from entering SHDN.
- 11. Transceivers are put into shutdown by bringing RE high and DE low. If the inputs are in this state for less than 60ns, the parts are guaranteed not to enter shutdown. If the inputs are in this state for at least 600ns, the parts are guaranteed to have entered shutdown. See "Low Power Shutdown Mode" on page 13.
- 12. Keep  $\overline{RE} = V_{CC}$ , and set the DE signal low time >600ns to ensure that the device enters SHDN.
- 13. Set the  $\overline{\text{RE}}$  signal high time >600ns to ensure that the device enters SHDN.
- 14. Compliance to data sheet limits is assured by one or more methods: production test, characterization and/or design.
- 15. Tested according to TIA/EIA-485-A, Section 4.2.6 ( $\pm$ 80V for 15µs at a 1% duty cycle).
- 16. See "Caution" statement below the "Latch-up (Tested per JESD78, Level 2, Class A) +125°C" section on page 5.

9

## **Test Circuits and Waveforms**









**FIGURE 3. DC DRIVER TEST CIRCUITS** 



SKEW = |t<sub>PLH</sub> - t<sub>PHL</sub>|

**FIGURE 4A. TEST CIRCUIT** 

**FIGURE 4B. MEASUREMENT POINTS** 

FIGURE 4. DRIVER PROPAGATION DELAY AND DIFFERENTIAL TRANSITION TIMES



| PARAMETER             | OUTPUT | RE          | DI  | SW              | C <sub>L</sub> (pF) |
|-----------------------|--------|-------------|-----|-----------------|---------------------|
| t <sub>HZ</sub>       | Y/Z    | х           | 1/0 | GND             | 50                  |
| t <sub>LZ</sub>       | Y/Z    | х           | 0/1 | v <sub>cc</sub> | 50                  |
| t <sub>ZH</sub>       | Y/Z    | 0 (Note 9)  | 1/0 | GND             | 100                 |
| t <sub>ZL</sub>       | Y/Z    | 0 (Note 9)  | 0/1 | V <sub>CC</sub> | 100                 |
| <sup>t</sup> ZH(SHDN) | Y/Z    | 1 (Note 12) | 1/0 | GND             | 100                 |
| t <sub>ZL(SHDN)</sub> | Y/Z    | 1 (Note 12) | 0/1 | v <sub>cc</sub> | 100                 |

**FIGURE 5A. TEST CIRCUIT** 



FIGURE 5B. MEASUREMENT POINTS

FIGURE 5. DRIVER ENABLE AND DISABLE TIMES

## Test Circuits and Waveforms (Continued)



FIGURE 8. RECEIVER ENABLE AND DISABLE TIMES

## **Application Information**

RS-485 and RS-422 are differential (balanced) data transmission standards used for long haul or noisy environments. RS-422 is a subset of RS-485, so RS-485 transceivers are also RS-422 compliant. RS-422 is a point-to-multipoint (multidrop) standard, which allows only one driver and up to 10 (assuming one-unit load devices) receivers on each bus. RS-485 is a true multipoint standard, which allows up to 32 one-unit load devices (any combination of drivers and receivers) on each bus. To allow for multipoint operation, the RS-485 specification requires that drivers must handle bus contention without sustaining any damage.

Another important advantage of RS-485 is the extended common mode range (CMR), which specifies that the driver outputs and receiver inputs withstand signals that range from +12V to -7V. RS-422 and RS-485 are intended for runs as long as 4000 feet; thus, the wide CMR is necessary to handle ground potential differences, as well as voltages induced in the cable by external fields.

The ISL3249xE is a family of ruggedized RS-485 transceivers that improves on the RS-485 basic requirements and thereby

increases system reliability. The CMR increases to ±25V, while the RS-485 bus pins (receiver inputs and driver outputs) include fault protection against voltages and transients up to ±60V. Additionally, larger-than-required differential output voltages (V<sub>OD</sub>) increase noise immunity, while the ±16.5kV built-in ESD protection complements the fault protection.

#### **Receiver (Rx) Features**

These devices utilize a differential input receiver for maximum noise immunity and common mode rejection. Input sensitivity is better than  $\pm 200$ mV, as required by the RS-422 and RS-485 specifications.

Receiver input (load) current surpasses the RS-422 specification of 3mA and is four times lower than the RS-485 "Unit Load (UL)" requirement of 1mA maximum. Thus, these products are known as "one-quarter UL" transceivers, and there can be up to 128 of these devices on a network while still complying with the RS-485 loading specification.

The Rx functions with common mode voltages as great as  $\pm 25V$ , making them ideal for industrial or long networks where induced voltages are a realistic concern.

All the receivers include a "full fail-safe" function that guarantees a high-level receiver output if the receiver inputs are unconnected (floating), shorted together, or connected to a terminated bus with all the transmitters disabled (i.e., an idle bus).

Rx outputs feature high drive levels (typically 22mA @  $V_{OL} = 1V$ ) to ease the design of optically coupled isolated interfaces.

Receivers easily meet the data rates supported by the corresponding driver, and all receiver outputs are three-statable via the active low  $\overline{\text{RE}}$  input.

The Rx in the 250kbps and 1Mbps versions include noise filtering circuitry to reject high-frequency signals. The 1Mbps version typically rejects pulses narrower than 50ns (equivalent to 20Mbps), while the 250kbps Rx rejects pulses below 150ns (6.7Mbps).

#### **Driver (Tx) Features**

The RS-485/RS-422 driver is a differential output device that delivers at least 1.5V across a 54 $\Omega$  load (RS-485) and at least 2.4V across a 100 $\Omega$  load (RS-422). The drivers feature low propagation delay skew to maximize bit width and minimize EMI, and all drivers are three-statable via the active high DE input.

The 250kbps and 1Mbps driver outputs are slew rate limited to minimize EMI and to minimize reflections in unterminated or improperly terminated networks. Outputs of the ISL32496E and ISL32498E drivers are not limited; thus, faster output transition times allow data rates of at least 15Mbps.

#### High Overvoltage (Fault) Protection Increases Ruggedness

NOTE: The available smaller pitch package (MSOP) may not meet the creepage and clearance (C&C) requirements for  $\pm 60V$  levels. The user is advised to determine his C&C requirements before selecting a package type.

The  $\pm 60V$  (referenced to the IC GND) fault protection on the RS-485 pins makes these transceivers some of the most rugged

on the market. This level of protection makes the ISL3249xE perfect for applications where power (e.g., 24V and 48V supplies) must be routed in the conduit with the data lines, or for outdoor applications where large transients are likely to occur. When power is routed with the data lines, even a momentary short between the supply and data lines will destroy an unprotected device. The  $\pm 60V$  fault levels of this family are at least **five times higher** than the levels specified for standard RS-485 ICs. The ISL3249xE protection is active whether the Tx is enabled or disabled, and even if the IC is powered down.

If transients or voltages (including overshoots and ringing) greater than  $\pm 60V$  are possible, then additional external protection is required.

#### Widest Common Mode Voltage (CMV) Tolerance Improves Operating Range

RS-485 networks operating in industrial complexes or over long distances are susceptible to large CMV variations. Either of these operating environments may suffer from large node-to-node ground potential differences or CMV pickup from external electromagnetic sources, and devices with only the minimum required +12V to -7V CMR may malfunction. The ISL3249xE's extended  $\pm$ 25V CMR is the widest available, allowing operation in environments that would overwhelm lesser transceivers. Additionally, the Rx will not phase invert (erroneously change state), even with CMVs of  $\pm$ 40V or differential voltages as large as 40V.

## High V<sub>OD</sub> Improves Noise Immunity and Flexibility

The ISL3249xE driver design delivers larger differential output voltages (V<sub>OD</sub>) than the RS-485 standard requires or than most RS-485 transmitters can deliver. The typical ±2.5V V<sub>OD</sub> provides more noise immunity than networks built using many other transceivers.

Another advantage of the large  $V_{OD}$  is the ability to drive more than two bus terminations, which allows for utilizing the ISL3249xE in "star" and other multi-terminated, nonstandard network topologies. Figure 10 on page 14 details the transmitter's  $V_{OD}$  vs  $I_{OUT}$  characteristic and includes load lines for four (30Ω) and six (20Ω) 120Ω terminations. Figure 10 shows that the driver typically delivers  $\pm 1.3V$  into six terminations, and the "Electrical Specifications" on page 5 guarantees a  $V_{OD}$  of  $\pm 0.8V$  at 21Ω over the full temperature range. The RS-485 standard requires a minimum 1.5V  $V_{OD}$  into two terminations, but the ISL3249xE deliver RS-485 voltage levels with 2x to 3x the number of terminations.

#### **Hot Plug Function**

When a piece of equipment powers up, there is a period of time during which the processor or ASIC driving the RS-485 control lines (DE,  $\overline{\text{RE}}$ ) is unable to ensure that the RS-485 Tx and Rx outputs are kept disabled. If the equipment is connected to the bus, a driver activating prematurely during power-up may crash the bus. To avoid this scenario, the ISL3249xE devices incorporate a "Hot Plug" function. Circuitry monitoring V<sub>CC</sub> ensures that, during power-up and power-down, the Tx and Rx outputs remain disabled, regardless of the state of DE and  $\overline{\text{RE}}$ , if V<sub>CC</sub> is less

than  $\approx$ 3.5V. This gives the processor/ASIC a chance to stabilize and drive the RS-485 control lines to the proper states. Figure 9 illustrates the power-up and power-down performance of the ISL3249xE compared to an RS-485 IC without the Hot Plug feature.



FIGURE 9. HOT PLUG PERFORMANCE (ISL3249xE) vs ISL83088E WITHOUT HOT PLUG CIRCUITRY

#### **ESD** Protection

All pins on these devices include class 3 (>8kV) Human Body Model (HBM) ESD protection structures that are good enough to survive ESD events commonly seen during manufacturing. Even so, the RS-485 pins (driver outputs and receiver inputs) incorporate more advanced structures, allowing them to survive ESD events in excess of ±16.5kV HBM (±15kV for full-duplex version). The RS-485 pins are particularly vulnerable to ESD strikes because they typically connect to an exposed port on the exterior of the finished product. Simply touching the port pins or connecting a cable can cause an ESD event that might destroy unprotected ICs. These new ESD structures protect the device whether or not it is powered up, and without interfering with the exceptional ±25V CMR. This built-in ESD protection minimizes the need for board-level protection structures (e.g., transient suppression diodes) and the associated, undesirable capacitive load they present.

#### **Data Rate, Cables, and Terminations**

RS-485/RS-422 are intended for network lengths up to 4000 feet, but the maximum system data rate decreases as the transmission length increases. Devices operating at 15Mbps may be used at lengths up to 150 feet (46m), but the distance can be increased to 328 feet (100m) by operating at 10Mbps. The 1Mbps versions can operate at full data rates with lengths up to 800 feet (244m). Jitter is the limiting parameter at these faster data rates, so employing encoded data streams (e.g., Manchester coded or Return-to-Zero) may allow increased transmission distances. The slow versions can operate at 115kbps or less at the full 4000-foot (1220m) distance or at 250kbps for lengths up to 3000 feet (915m). DC cable attenuation is the limiting parameter, so using better quality cables (e.g., 22 AWG) may allow increased transmission distance. Twisted pair is the cable of choice for RS-485/RS-422 networks. Twisted pair cables tend to pick up noise and other electromagnetically induced voltages as common mode signals, which are effectively rejected by the differential receivers in these ICs.

Proper termination is imperative, when using the 15Mbps devices, to minimize reflections. Short networks using the 250kbps versions need not be terminated; however, terminations are recommended unless power dissipation is an overriding concern.

In point-to-point or point-to-multipoint (single driver on bus, like RS-422) networks, the main cable should be terminated in its characteristic impedance (typically 120 $\Omega$ ) at the end farthest from the driver. In multi-receiver applications, stubs connecting receivers to the main cable should be kept as short as possible. Multipoint (multi-driver) systems require that the main cable be terminated in its characteristic impedance at both ends. Stubs connecting a transceiver to the main cable should be kept as short as possible.

#### **Built-In Driver Overload Protection**

As stated previously, the RS-485 specification requires that drivers survive worst-case bus contentions undamaged. These transceivers meet this requirement via driver output short circuit current limits and on-chip thermal shutdown circuitry.

The driver output stages incorporate a double foldback, short circuit current limiting scheme, which ensures that the output current never exceeds the RS-485 specification, even at the common mode and fault condition voltage range extremes. The first foldback current level ( $\approx$ 70mA) is set to ensure that the driver never folds back when driving loads with common mode voltages up to ±25V. The very low second foldback current setting ( $\approx$ 9mA) minimizes power dissipation if the Tx is enabled when a fault occurs.

In the event of a major short circuit condition, devices also include a thermal shutdown feature that disables the drivers whenever the die temperature becomes excessive. This eliminates the power dissipation, allowing the die to cool. The drivers automatically re-enable after the die temperature drops about +15°C. If the contention persists, the thermal shutdown/re-enable cycle repeats until the fault is cleared. Receivers stay operational during thermal shutdown.

#### Low Power Shutdown Mode

These BiCMOS transceivers all use a fraction of the power required by competitive devices, but they also include a shutdown feature that reduces the already low quiescent  $I_{CC}$  to a 10µA trickle. These devices enter shutdown whenever the receiver and driver are *simultaneously* disabled ( $\overline{RE} = V_{CC}$  and DE = GND) for a period of at least 600ns. Disabling both the driver and the receiver for less than 60ns guarantees that the transceiver will not enter shutdown.

Note that receiver and driver enable times increase when the transceiver enables from shutdown. Refer to Notes 9, 10, 11, 12 and 13, at the end of the "Electrical Specifications" table on page 9, for more information.

**Typical Performance Curves**  $V_{CC} = 5V$ ,  $T_A = +25$ °C; Unless Otherwise Specified.







FIGURE 12. SUPPLY CURRENT vs TEMPERATURE







FIGURE 11. DRIVER DIFFERENTIAL OUTPUT VOLTAGE vs TEMPERATURE



FIGURE 13. RECEIVER OUTPUT CURRENT vs RECEIVER OUTPUT VOLTAGE



FIGURE 15. BUS PIN CURRENT vs BUS PIN VOLTAGE

#### **Typical Performance Curves** $V_{CC} = 5V$ , $T_A = +25$ °C; Unless Otherwise Specified. (Continued)







FIGURE 18. DRIVER DIFFERENTIAL PROPAGATION DELAY vs TEMPERATURE (ISL32493E, ISL32495E)







FIGURE 17. DRIVER DIFFERENTIAL SKEW vs TEMPERATURE (ISL32490E, ISL32492E)



FIGURE 19. DRIVER DIFFERENTIAL SKEW vs TEMPERATURE (ISL32493E, ISL32495E)





Typical Performance Curves V<sub>CC</sub> = 5V, T<sub>A</sub> = +25 °C; Unless Otherwise Specified. (Continued)



**Typical Performance Curves**  $V_{CC} = 5V$ ,  $T_A = +25$ °C; Unless Otherwise Specified. (Continued)

## **Die Characteristics**

SUBSTRATE POTENTIAL (Powered Up):

GND

#### **PROCESS:**

Si Gate BiCMOS

## **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE              | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 18, 2011  | FN7786.0 | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| November 11, 2011 | FN7786.1 | Added 10 to "Pin Count" for ISL32490E, ISL32493E, ISL32496E in the Summary of Features table.         Added 10 Ld MSOP option for ISL32490E, ISL32493E, ISL32496E in the "Ordering Information" table.         Added 10 Ld MSOP pinout to "Pin Configurations" for ISL32490E, ISL32493E, ISL32493E, ISL32496E.         Added 10 Ld Pin # column in the "Pin Description" table.         Added 10 Ld Pin # column in the "Pin Description" table.         Added "(SOIC pin numbers shown)" in the "Typical Operating Circuits".         Added 10 Ld MSOP package outline drawing.         M8.118 on page 19- Corrected lead width dimension in side view 1 from "0.25 - 0.036" to "0.25 - 0.36"         M8.15 on page 22- In Typical Recommended Land Pattern, changed the following:         2.41(0.095) to 2.20(0.087)         0.76 (0.030) to 0.60(0.023)         0.200 to 5.20(0.205) |
| March 7, 2012     | FN7786.2 | Updated Figure 15 on page 14 to show Pos breakdown between 60V and 70V.<br>Updated Theta JA in "Thermal Information" on page 5 for 8 Ld SOIC from 116 to 108.<br>Updated "Package Outline Drawing" on page 22. Changed Note 1 "1982" to "1994".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

## **Products**

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to <u>www.intersil.com/products</u> for a complete list of Intersil product families.

For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL32490E, ISL32492E, ISL32493E, ISL32495E, ISL32496E, ISL32498E

To report errors or suggestions for this data sheet, please go to www.intersil.com/ask our staff

FITs are available from our web site at <u>http://rel.intersil.com/reports/search.php</u>

For additional products, see <u>www.intersil.com/product\_tree</u>

Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

## **Package Outline Drawing**

M8.118

8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE Rev 4, 7/11









TYPICAL RECOMMENDED LAND PATTERN

NOTES:

- 1. Dimensions are in millimeters.
- 2. Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSEY14.5m-1994.
- 3. Plastic or metal protrusions of 0.15mm max per side are not included.
- 4. Plastic interlead protrusions of 0.15mm max per side are not included.
- 5. Dimensions are measured at Datum Plane "H".
- 6. Dimensions in ( ) are for reference only.

#### Mini Small Outline Plastic Packages (MSOP)



#### NOTES:

- 1. These package dimensions are within allowable dimensions of JEDEC MO-187BA.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1994.
- 3. Dimension "D" does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- 4. Dimension "E1" does not include interlead flash or protrusions and are measured at Datum Plane. - H - Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side.
- 5. Formed leads shall be planar with respect to one another within 0.10mm (.004) at seating Plane.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- 9. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch).
- 10. Datums -A and -B to be determined at Datum plane - H -
- 11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only

#### M10.118 (JEDEC MO-187BA) **10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE**

|        | INCHES         |                 | MILLIN         |                 |       |
|--------|----------------|-----------------|----------------|-----------------|-------|
| SYMBOL | MIN            | MAX             | MIN            | MAX             | NOTES |
| A      | 0.037          | 0.043           | 0.94           | 1.10            | -     |
| A1     | 0.002          | 0.006           | 0.05           | 0.15            | -     |
| A2     | 0.030          | 0.037           | 0.75           | 0.95            | -     |
| b      | 0.007          | 0.011           | 0.18           | 0.27            | 9     |
| С      | 0.004          | 0.008           | 0.09           | 0.20            | -     |
| D      | 0.116          | 0.120           | 2.95           | 3.05            | 3     |
| E1     | 0.116          | 0.120           | 2.95           | 3.05            | 4     |
| е      | 0.020          | BSC             | 0.50 BSC       |                 | -     |
| E      | 0.187          | 0.199           | 4.75           | 5.05            | -     |
| L      | 0.016          | 0.028           | 0.40           | 0.70            | 6     |
| L1     | 0.037          | REF             | 0.95 REF       |                 | -     |
| N      | 1              | 0               | 10             |                 | 7     |
| R      | 0.003          | -               | 0.07           | -               | -     |
| R1     | 0.003          | -               | 0.07           | -               | -     |
| θ      | 5 <sup>0</sup> | 15 <sup>0</sup> | 5 <sup>0</sup> | 15 <sup>0</sup> | -     |
| α      | 0 <sup>0</sup> | 6 <sup>0</sup>  | 0 <sup>0</sup> | 6 <sup>0</sup>  | -     |

Rev. 0 12/02

20

### **Package Outline Drawing**

#### M14.15

14 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 1, 10/09



## **Package Outline Drawing**

M8.15

8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 4, 1/12



NOTES:

- 1. Dimensioning and tolerancing per ANSI Y14.5M-1994.
- 2. Package length does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- 3. Package width does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.
- 4. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 5. Terminal numbers are shown for reference only.
- The lead width as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
   Controlling dimension: MILLIMETER. Converted inch dimensions are not
- 7. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.
- 8. This outline conforms to JEDEC publication MS-012-AA ISSUE C.