# International TOR Rectifier

# IR21093(S)

#### HALF-BRIDGE DRIVER

#### **Features**

- Floating channel designed for bootstrap operation Fully operational to +600V
   Tolerant to negative transient voltage dV/dt immune
- Gate drive supply range from 10 to 20V
- Undervoltage lockout for both channels
- 3.3V, 5V and 15V input logic compatible
- Cross-conduction prevention logic
- Matched propagation delay for both channels
- High side output in phase with IN input
- Logic and power ground +/- 5V offset
- Internal 540ns dead-time
- Lower di/dt gate driver for better noise immunity

#### Description

The IR21093(S) are high voltage, high speed power MOSFET and IGBT drivers with dependent high and low side referenced output channels. Proprietary HVIC and latch immune CMOS technologies enable rugge-dized monolithic construction. The logic input is compatible with standard CMOS or LSTTL output, down to 3.3V logic. The output drivers feature a high

### **Product Summary**

| Voffset                    | 600V max.       |
|----------------------------|-----------------|
| I <sub>O</sub> +/-         | 120 mA / 250 mA |
| Vout                       | 10 - 20V        |
| t <sub>on/off</sub> (typ.) | 750 & 200 ns    |
| Dead Time                  | 540 ns          |
|                            |                 |

#### **Packages**



pulse current buffer stage designed for minimum driver cross-conduction. The floating channel can be used to drive an N-channel power MOSFET or IGBT in the high side configuration which operates up to 600 volts.

## **Typical Connection**



#### **Absolute Maximum Ratings**

Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions.

| Symbol              | Definition                                         |               | Min.                  | Max.                  | Units |
|---------------------|----------------------------------------------------|---------------|-----------------------|-----------------------|-------|
| V <sub>B</sub>      | High side floating absolute voltage                |               | -0.3                  | 625                   |       |
| Vs                  | High side floating supply offset voltage           |               | V <sub>B</sub> - 25   | V <sub>B</sub> + 0.3  |       |
| V <sub>HO</sub>     | High side floating output voltage                  |               | V <sub>S</sub> - 0.3  | V <sub>B</sub> + 0.3  |       |
| Vcc                 | Low side and logic fixed supply voltage            |               | -0.3                  | 25                    | V     |
| V <sub>LO</sub>     | Low side output voltage                            |               | -0.3                  | V <sub>CC</sub> + 0.3 |       |
| VIN                 | Logic input voltage                                |               | V <sub>SS</sub> - 0.3 | V <sub>CC</sub> + 0.3 |       |
| dV <sub>S</sub> /dt | Allowable offset supply voltage transient          |               | _                     | 50                    | V/ns  |
| PD                  | Package power dissipation @ T <sub>A</sub> ≤ +25°C | (8 Lead PDIP) | _                     | 1.0                   |       |
|                     |                                                    | (8 Lead SOIC) | _                     | 0.625                 | W     |
| RthJA               | Thermal resistance, junction to ambient            | (8 Lead PDIP) | _                     | 125                   | 0000  |
|                     |                                                    | (8 Lead SOIC) | _                     | 200                   | °C/W  |
| TJ                  | Junction temperature                               |               | _                     | 150                   |       |
| T <sub>S</sub>      | Storage temperature                                |               | -50                   | 150                   | က     |
| TL                  | Lead temperature (soldering, 10 seconds)           |               | _                     | 300                   |       |

#### **Recommended Operating Conditions**

The input/output logic timing diagram is shown in figure 1. For proper operation the device should be used within the recommended conditions. The V<sub>S</sub> offset rating is tested with all supplies biased at 15V differential.

| Symbol          | Definition                                 | Min.                | Max.                | Units |
|-----------------|--------------------------------------------|---------------------|---------------------|-------|
| VB              | High side floating supply absolute voltage | V <sub>S</sub> + 10 | V <sub>S</sub> + 20 |       |
| Vs              | High side floating supply offset voltage   | Note 1              | 600                 |       |
| V <sub>HO</sub> | High side floating output voltage          | Vs                  | V <sub>B</sub>      | .,    |
| Vcc             | Low side and logic fixed supply voltage    | 10                  | 20                  | V     |
| $V_{LO}$        | Low side output voltage                    | 0                   | Vcc                 |       |
| VIN             | Logic input voltage                        | Vss                 | Vcc                 |       |
| T <sub>A</sub>  | Ambient temperature                        | -40                 | 125                 | °C    |

Note 1: Logic operational for  $V_S$  of -5 to +600V. Logic state held for  $V_S$  of -5V to -V<sub>BS</sub>. (Please refer to the Design Tip DT97-3 for more details).

## **Dynamic Electrical Characteristics**

 $V_{BIAS}$  ( $V_{CC}$ ,  $V_{BS}$ ) = 15V,  $C_L$  = 1000 pF, and  $T_A$  = 25° C, unless otherwise specified.

| Symbol | Definition                                     | Min. | Тур. | Max. | Units | <b>Test Conditions</b>      |
|--------|------------------------------------------------|------|------|------|-------|-----------------------------|
| ton    | Turn-on propagation delay                      | _    | 750  | 950  |       | V <sub>S</sub> = 0V         |
| toff   | Turn-off propagation delay                     | _    | 200  | 280  |       | V <sub>S</sub> = 0V or 600V |
| MT     | Delay matching, HS & LS turn-on/off            | _    | 0    | 70   |       |                             |
| tr     | Turn-on rise time                              | _    | 150  | 220  | 2000  | Vs = 0V                     |
| tf     | Turn-off fall time                             | _    | 50   | 80   | nsec  | V <sub>S</sub> = 0V         |
| DT     | Deadtime: LO turn-off to HO turn-on(DTLO-HO) & |      |      |      |       |                             |
|        | HO turn-off to LO turn-on (DTHO-LO)            | 400  | 540  | 680  |       |                             |
| MDT    | Deadtime matching = DTLO - HO - DTHO-LO        | _    | 0    | 60   |       |                             |

#### **Static Electrical Characteristics**

 $V_{BIAS}$  ( $V_{CC}$ ,  $V_{BS}$ ) = 15V and  $T_A$  = 25°C unless otherwise specified. The  $V_{IL}$ ,  $V_{IH}$  and  $I_{IN}$  parameters are referenced to COM and are applicable to the respective input leads. The  $V_O$ ,  $I_O$  and Ron parameters are referenced to COM and are applicable to the respective output leads: HO and LO.

| Symbol              | Definition                                                             | Min. | Тур. | Max. | Units | <b>Test Conditions</b>          |
|---------------------|------------------------------------------------------------------------|------|------|------|-------|---------------------------------|
| V <sub>IH</sub>     | Logic "1" input voltage for HO & logic "0" for LO                      | 2.9  | _    | _    |       | V <sub>CC</sub> = 10V to 20V    |
| VIL                 | Logic "0" input voltage for HO & logic "1" for LO                      | _    | _    | 0.8  | V     | V <sub>CC</sub> = 10V to 20V    |
| VoH                 | High level output voltage, V <sub>BIAS</sub> - V <sub>O</sub>          | _    | 0.8  | 1.4  | V     | I <sub>O</sub> = 20 mA          |
| V <sub>OL</sub>     | Low level output voltage, VO                                           | _    | 0.3  | 0.6  |       | I <sub>O</sub> = 20 mA          |
| I <sub>LK</sub>     | Offset supply leakage current                                          | _    | _    | 50   |       | $V_{B} = V_{S} = 600V$          |
| I <sub>QBS</sub>    | Quiescent V <sub>BS</sub> supply current                               | 20   | 60   | 150  | μA    | V <sub>IN</sub> = 0V or 5V      |
| IQCC                | Quiescent V <sub>CC</sub> supply current                               | 0.4  | 1.0  | 1.6  | mA    | V <sub>IN</sub> = 0V or 5V      |
|                     |                                                                        |      |      |      |       | RDT = 0                         |
| I <sub>IN+</sub>    | Logic "1" input bias current                                           | _    | 5    | 20   | μΑ    | IN = 5V, SD = 0V                |
| I <sub>IN-</sub>    | Logic "0" input bias current                                           | _    | 1    | 2    | μΑ    | IN = 0V, SD = 5V                |
| V <sub>CCUV+</sub>  | V <sub>CC</sub> and V <sub>BS</sub> supply undervoltage positive going | 8.0  | 8.9  | 9.8  |       | _                               |
| V <sub>BSUV+</sub>  | threshold                                                              |      |      |      |       |                                 |
| V <sub>CCUV</sub> - | $V_{\mbox{CC}}$ and $V_{\mbox{BS}}$ supply undervoltage negative going | 7.4  | 8.2  | 9.0  | V     |                                 |
| V <sub>BSUV</sub> - | threshold                                                              |      |      |      |       |                                 |
| Vссиvн              | Hysteresis                                                             | 0.3  | 0.7  | _    |       |                                 |
| V <sub>BSUVH</sub>  |                                                                        |      |      |      |       |                                 |
| I <sub>O+</sub>     | Output high short circuit pulsed vurrent                               | 120  | 200  |      | mA    | $V_O = 0V$ , $PW \le 10 \mu s$  |
| I <sub>O-</sub>     | Output low short circuit pulsed current                                | 250  | 350  | _    | IIIA  | V <sub>O</sub> = 15V,PW ≤ 10 μs |

**Functional Block Diagrams** 



# **Lead Definitions**

| Symbol         | Description                                                                                             |
|----------------|---------------------------------------------------------------------------------------------------------|
| IN             | Logic input for high and low side gate driver outputs (HO and LO), in phase with HO (referenced to COM) |
| V <sub>B</sub> | High side floating supply                                                                               |
| НО             | High side gate drive output                                                                             |
| Vs             | High side floating supply return                                                                        |
| Vcc            | Low side and logic fixed supply                                                                         |
| LO             | Low side gate drive output                                                                              |
| COM            | Low side return                                                                                         |

# **Lead Assignments**





Figure 1. Input/Output Timing Diagram



Figure 3. Deadtime Waveform Definitions



Figure 2. Switching Time Waveform Definitions



Figure 4. Delay Matching Waveform Definitions

#### **Case Outlines**





7/9/2001 www.irf.com