# **Cyclone V Device Overview** 2012.12.28 CV-51001 Subscribe Subscribe Feedback The Cyclone<sup>®</sup> V devices are designed to simultaneously accommodate the shrinking power consumption, cost, and time-to-market requirements; and the increasing bandwidth requirements for high-volume and cost-sensitive applications. Enhanced with integrated transceivers and hard memory controllers, the Cyclone V devices are suitable for applications in the industrial, wireless and wireline, military, and automotive markets. # **Key Advantages of Cyclone V Devices** Table 1: Key Advantages of the Cyclone V Device Family | Advantage | Supporting Feature | |-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Lower power consumption | <ul> <li>Built on TSMC's 28 nm low-power (28LP) process technology and includes an abundance of hard intellectual property (IP) blocks</li> <li>Up to 40% lower power consumption than the previous generation device</li> </ul> | | Improved logic integration and differentiation capabilities | <ul> <li>8-input adaptive logic module (ALM)</li> <li>Up to 13.59 megabits (Mb) of embedded memory</li> <li>Variable-precision digital signal processing (DSP) blocks</li> </ul> | | Increased bandwidth capacity | <ul> <li>3.125 gigabits per second (Gbps) and 5 Gbps transceivers</li> <li>Hard memory controllers</li> </ul> | | Hard processor system (HPS) with integrated ARM <sup>®</sup> Cortex <sup>™</sup> -A9 MPCore processor | <ul> <li>Tight integration of a dual-core ARM Cortex-A9 MPCore processor, hard IP, and an FPGA in a single Cyclone V system-on-a-chip (SoC) FPGA</li> <li>Supports over 128 Gbps peak bandwidth with integrated data coherency between the processor and the FPGA fabric</li> </ul> | | Lowest system cost | <ul> <li>Requires only two core voltages to operate</li> <li>Available in low-cost wirebond packaging</li> <li>Includes innovative features such as Configuration via Protocol (CvP) and partial reconfiguration</li> </ul> | © 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. ISO 9001:2008 Registered # **Summary of Cyclone V Features** Table 2: Summary of Features for Cyclone V Devices | Feature | | Description | | | | | | | | | |---------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | Technology | • TSMC's 28-nm lo<br>• 1.1 V core voltage | w-power (28LP) process technology | | | | | | | | | | Packaging | <ul> <li>Wirebond low-ha</li> <li>Multiple device de<br/>between different</li> <li>RoHS-compliant</li> </ul> | ensities with compatible package footprints for seamless migration device densities | | | | | | | | | | High-performance<br>FPGA fabric | Enhanced 8-input AI | Enhanced 8-input ALM with four registers | | | | | | | | | | Internal memory<br>blocks | Memory logic arra | M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC) Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% of the ALMs as MLAB memory | | | | | | | | | | Embedded Hard IP<br>blocks | Variable-precision<br>DSP | <ul> <li>Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same variable-precision DSP block</li> <li>64-bit accumulator and cascade</li> <li>Embedded internal coefficient memory</li> <li>Preadder/subtractor for improved efficiency</li> </ul> | | | | | | | | | | | Memory controller | DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support | | | | | | | | | | | Embedded<br>transceiver I/O | PCI Express® (PCIe®) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port | | | | | | | | | | Clock networks | Global, quadrant, | obal clock network and peripheral clock networks at are not used can be powered down to reduce dynamic power | | | | | | | | | | Phase-locked loops<br>(PLLs) | Precision clock sy. Integer mode and | nthesis, clock delay compensation, and zero delay buffering (ZDB) fractional mode | | | | | | | | | | FPGA<br>General-purpose<br>I/Os (GPIOs) | 400 MHz/800 Mb On-chip terminat | <ul> <li>400 MHz/800 Mbps external memory interface</li> <li>On-chip termination (OCT)</li> </ul> | | | | | | | | | | Low-power<br>high-speed serial<br>interface | Transmit pre-emp | Sbps integrated transceiver speed bhasis and receiver equalization econfiguration of individual channels | | | | | | | | | | Feature | Description | |---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HPS (Cyclone V SE, SX, and ST devices only) | <ul> <li>Single or dual-core ARM Cortex-A9 MPCore processor-up to 800 MHz maximum frequency with support for symmetric and asymmetric multiprocessing</li> <li>Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO interfaces</li> <li>System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers</li> <li>On-chip RAM and boot ROM</li> <li>HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa</li> <li>FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller</li> <li>ARM CoreSight™ JTAG debug access port, trace port, and on-chip trace storage</li> </ul> | | Configuration | <ul> <li>Tamper protection—comprehensive design protection to protect your valuable IP investments</li> <li>Enhanced advanced encryption standard (AES) design security features</li> <li>CvP</li> <li>Partial and dynamic reconfiguration of the FPGA</li> <li>Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options</li> </ul> | # **Cyclone V Device Variants and Packages** **Table 3: Device Variants for the Cyclone V Device Family** | Variant | Description | |--------------|----------------------------------------------------------------------------------------------------------------------| | Cyclone V E | Optimized for the lowest system cost and power requirement for a wide spectrum of general logic and DSP applications | | Cyclone V GX | Optimized for the lowest cost and power requirement for 614 Mbps to 3.125 Gbps transceiver applications | | Cyclone V GT | The FPGA industry's lowest cost and lowest power requirement for 5 Gbps transceiver applications | | Cyclone V SE | SoC FPGA with integrated ARM-based HPS | | Cyclone V SX | SoC FPGA with integrated ARM-based HPS and 3.125 Gbps transceivers | | Cyclone V ST | SoC FPGA with integrated ARM-based HPS and 5 Gbps transceivers | ## Cyclone V E This section provides the available options, maximum resource counts, and package plan for the Cyclone V E devices. #### **Available Options** Figure 1: Sample Ordering Code and Available Options for Cyclone V E Devices—Preliminary #### **Maximum Resources** Table 4: Maximum Resource Counts for Cyclone V E Devices—Preliminary | Reso | IIrco | Member Code | | | | | | | | | | |-------------------|---------------|-------------|--------|-----------------|--------|---------|--|--|--|--|--| | VE20 | urce | A2 | A4 | A5 | A7 | A9 | | | | | | | Logic Elements | (LE) (K) | 25 | 49 | 77 | 149.5 | 301 | | | | | | | ALM | | 9,434 | 18,480 | 29,080 | 56,480 | 113,560 | | | | | | | Register | | 37,736 | 73,920 | 116,320 225,920 | | 454,240 | | | | | | | M (I/1-) | M10K | 1,760 | 3,080 | 4,460 | 6,860 | 12,200 | | | | | | | Memory (Kb) | MLAB | 196 | 303 | 424 | 836 | 1,717 | | | | | | | Variable-precis | ion DSP Block | 25 | 66 | 150 | 156 | 342 | | | | | | | 18 x 18 Multipl | ier | 50 | 132 | 300 | 312 | 684 | | | | | | | PLL | | 4 | 4 | 6 | 7 | 8 | | | | | | | GPIO <sup>1</sup> | | 224 | 224 | 240 | 480 | 480 | | | | | | <sup>&</sup>lt;sup>1</sup> The number of GPIOs does not include transceiver I/Os. In the Quartus II software, the number of user I/Os includes transceiver I/Os. | Resource | Member Code | | | | | | | | | | |------------------------|-------------|----|----|-----|-----|--|--|--|--|--| | Resource | A2 | A4 | A5 | A7 | A9 | | | | | | | LVDS <sup>2</sup> | 56 | 56 | 60 | 120 | 120 | | | | | | | Hard Memory Controller | 1 | 1 | 2 | 2 | 2 | | | | | | ### **Package Plan** Table 5: Package Plan for Cyclone V E Devices—Preliminary | Member<br>Code | M386<br>(13 mm) | M484<br>(15 mm) | U324<br>(15 mm) | F256<br>(17 mm) | U484<br>(19 mm) | F484<br>(23 mm) | F672<br>(27 mm) | F896<br>(31 mm) | |----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | | GPI0 | A2 | 208 | _ | 176 | 128 | 224 | 224 | _ | _ | | A4 | 208 | _ | 176 | 128 | 224 | 224 | _ | _ | | A5 | 208 | _ | _ | _ | 224 | 240 | _ | _ | | A7 | _ | 240 | _ | _ | 240 | 240 | 336 | 480 | | A9 | _ | _ | _ | _ | 240 | 224 | 336 | 480 | ## **Cyclone V GX** This section provides the available options, maximum resource counts, and package plan for the Cyclone V GX devices. ### **Available Options** The following figure shows sample ordering code and lists the options available for Cyclone V GX devices. $<sup>^2</sup>$ For the number of LVDS channels in each package, refer to the $\emph{I/O}$ Features in Cyclone $\emph{V}$ Devices chapter. Figure 2: Sample Ordering Code and Available Options for Cyclone V GX Devices—Preliminary #### **Maximum Resources** Table 6: Maximum Resource Counts for Cyclone V GX Devices—Preliminary | Reso | urco | | | Member Code | 2 | | |-------------------|----------------|--------|--------|-------------|---------|-----------| | VE20 | urce | C3 | C4 | C5 | С7 | <b>C9</b> | | Logic Elements | s (LE) (K) | 31.5 | 50 | 77 | 149.5 | 301 | | ALM | | 11,900 | 18,868 | 29,080 | 56,480 | 113,560 | | Register | | 47,600 | 75,472 | 116,320 | 225,920 | 454,240 | | Memory (Kb) | M10K | 1,190 | 2,500 | 4,460 | 6,860 | 12,200 | | Memory (Kb) | MLAB | 159 | 295 | 424 | 836 | 1,717 | | Variable-precis | sion DSP Block | 51 | 70 | 150 | 156 | 342 | | 18 x 18 Multip | lier | 102 | 140 | 300 | 312 | 684 | | PLL <sup>3</sup> | | 4 | 6 | 6 | 7 | 8 | | 3 Gbps Transco | eiver | 3 | 6 | 6 | 9 | 12 | | GPIO <sup>4</sup> | | 208 | 336 | 336 | 480 | 560 | | LVDS <sup>5</sup> | | 52 | 84 | 84 | 120 | 140 | | PCIe Hard IP I | Block | 1 | 2 | 2 | 2 | 2 | | Hard Memory | Controller | 1 | 2 | 2 | 2 | 2 | <sup>&</sup>lt;sup>3</sup> The number of PLLs includes general-purpose fractional PLLs and transceiver fractional PLLs. <sup>&</sup>lt;sup>4</sup> The number of GPIOs does not include transceiver I/Os. In the Quartus II software, the number of user I/Os includes transceiver I/Os. <sup>&</sup>lt;sup>5</sup> For the number of LVDS channels in each package, refer to the *I/O Features in Cyclone V Devices* chapter. #### **Package Plan** Table 7: Package Plan for Cyclone V GX Devices—Preliminary | Mem-<br>ber (11 mm) | | M386<br>(13 mm) | | M484<br>(15 mm) | | U324<br>(15 mm) | | U484<br>(19 mm) | | F484<br>(23 mm) | | F672<br>(27 mm) | | F896<br>(31 mm) | | F1152<br>(35 mm) | | | |---------------------|------|-----------------|------|-----------------|------|-----------------|------|-----------------|------|-----------------|------|-----------------|------|-----------------|------|------------------|------|------| | Code | GPIO | XCVR | C3 | | _ | _ | _ | _ | | 144 | 3 | 208 | 3 | 208 | 3 | _ | _ | _ | | _ | | | C4 | 127 | 4 | 175 | 6 | _ | _ | _ | _ | 224 | 6 | 240 | 6 | 336 | 6 | _ | | _ | | | C5 | 127 | 4 | 175 | 6 | _ | _ | _ | _ | 224 | 6 | 240 | 6 | 336 | 6 | _ | _ | _ | | | C7 | | _ | _ | _ | 240 | 3 | _ | _ | 240 | 6 | 240 | 6 | 336 | 9 | 480 | 9 | _ | | | C9 | | | | | | | | | 240 | 5 | 224 | 6 | 336 | 9 | 480 | 12 | 560 | 12 | ### Cyclone V GT This section provides the available options, maximum resource counts, and package plan for the Cyclone V GT devices. #### **Available Options** The following figure shows sample ordering code and lists the options available for Cyclone V GT devices. Figure 3: Sample Ordering Code and Available Options for Cyclone V GT Devices—Preliminary #### **Maximum Resources** Table 8: Maximum Resource Counts for Cyclone V GT Devices—Preliminary | Resource | Member Code | | | | | | | | |-------------------------|-------------|-------|-----|--|--|--|--|--| | Resource | D5 | D7 | D9 | | | | | | | Logic Elements (LE) (K) | 77 | 149.5 | 301 | | | | | | | Pose | ource | Member Code | | | | | | | | |----------------------|--------------------|-------------|---------|---------|--|--|-----|-----|--| | Nesc | our Ce | D5 | D5 D7 | | | | | | | | ALM | | 29,080 | 56,480 | 113,560 | | | | | | | Register | | 116,320 | 225,920 | 454,240 | | | | | | | Memory (Kb) | M10K | 4,460 | 6,860 | 12,200 | | | | | | | Wellioty (Kb) | MLAB | 424 | 836 | 1,717 | | | | | | | Variable-precision D | SP Block | 150 156 342 | | | | | | | | | 18 x 18 Multiplier | | 300 | 312 | 684 | | | | | | | PLL <sup>6</sup> | | 6 | 7 | 8 | | | | | | | 5 Gbps Transceiver | | 6 | 9 | 12 | | | | | | | GPIO <sup>7</sup> | | 336 | 480 | 560 | | | | | | | LVDS <sup>8</sup> | S <sup>8</sup> | | .8 | | | | 120 | 140 | | | PCIe Hard IP Block | ard IP Block 2 2 2 | | | | | | | | | | Hard Memory Contro | oller | 2 | 2 | 2 | | | | | | #### **Package Plan** Table 9: Package Plan for Cyclone V GT Devices—Preliminary | Mem-<br>ber | | | | | | | | | | | | F672<br>(27 mm) | | F896<br>(31 mm) | | F1152<br>(35 mm) | | |-------------|------|------|------|------|------|------|------|------|------|------|------|-----------------|------|------------------|------|------------------|--| | Code | GPIO | XCVR | | D5 | 127 | 4 | 175 | 6 | _ | | 224 | 6 | 240 | 6 | 336 | 6 | _ | | _ | _ | | | D7 | _ | _ | _ | _ | 240 | 3 | 240 | 6 | 240 | 6 | 336 | 9 <sup>9</sup> | 480 | 9 <sup>9</sup> | _ | _ | | | D9 | _ | _ | _ | | _ | _ | 240 | 5 | 224 | 6 | 336 | 99 | 480 | 12 <sup>10</sup> | 560 | 12 <sup>10</sup> | | ## **Cyclone V SE** This section provides the available options, maximum resource counts, and package plan for the Cyclone V SE devices. <sup>&</sup>lt;sup>6</sup> The number of PLLs includes general-purpose fractional PLLs and transceiver fractional PLLs. <sup>&</sup>lt;sup>7</sup> The number of GPIOs does not include transceiver I/Os. In the Quartus II software, the number of user I/Os includes transceiver I/Os. $<sup>^8</sup>$ For the number of LVDS channels in each package, refer to the $\emph{I/O}$ Features in Cyclone $\emph{V}$ Devices chapter. <sup>&</sup>lt;sup>9</sup> If you require CPRI (at 4.9152 Gbps) and PCIe Gen2 transmit jitter compliance, Altera recommends that you use only up to seven full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels. If you require CPRI (at 4.9152 Gbps) and PCIe Gen2 transmit jitter compliance, Altera recommends that you use only up to 10 full-duplex transceiver channels for CPRI, and up to eight full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels. #### **Available Options** The following figure shows sample ordering code and lists the options available for Cyclone V SE devices. Figure 4: Sample Ordering Code and Available Options for Cyclone V SE Devices—Preliminary #### **Maximum Resources** Table 10: Maximum Resource Counts for Cyclone V SE Devices—Preliminary | Dose | ling o | Member Code | | | | | | | |-------------------------|-----------------|-------------|--------|---------|---------|--|--|--| | Keso | ource | A2 | A4 | A5 | A6 | | | | | Logic Elements | (LE) (K) | 25 | 40 | 85 | 110 | | | | | ALM | | 9,434 | 15,094 | 32,075 | 41,509 | | | | | Register | | 37,736 | 60,376 | 128,300 | 166,036 | | | | | Memory (Kb) | M10K | 1,400 | 2,240 | 3,970 | 5,140 | | | | | Wellioty (Rb) | MLAB | 138 | 220 | 480 | 621 | | | | | Variable-precisi | on DSP Block | 36 | 58 | 87 | 112 | | | | | 18 x 18 Multiplie | er | 72 | 116 | 174 | 224 | | | | | FPGA PLL <sup>11</sup> | | 4 | 5 | 6 | 6 | | | | | HPS PLL | | 3 | 3 | 3 | 3 | | | | | FPGA GPIO <sup>12</sup> | | 145 | 145 | 288 | 288 | | | | | HPS I/O | | 188 | 188 | 188 | 188 | | | | | LVDS <sup>13</sup> | | 31 | 31 | 72 | 72 | | | | | FPGA Hard Men | mory Controller | 1 | 1 | 1 | 1 | | | | <sup>&</sup>lt;sup>11</sup> The number of PLLs includes general-purpose fractional PLLs and transceiver fractional PLLs. <sup>&</sup>lt;sup>12</sup> The number of GPIOs does not include transceiver I/Os. In the Quartus II software, the number of user I/Os includes transceiver I/Os. <sup>&</sup>lt;sup>13</sup> For the number of LVDS channels in each package, refer to the *I/O Features in Cyclone V Devices* chapter. | Resource | Member Code | | | | | | | |-----------------------------------|-------------------------|-------------------------|----------------------|----------------------|--|--|--| | Nesource | A2 | A4 | A5 | A6 | | | | | HPS Hard Memory Controller | 1 | 1 | 1 | 1 | | | | | ARM Cortex-A9 MPCore<br>Processor | Single- or<br>dual-core | Single- or<br>dual-core | Single- or dual-core | Single- or dual-core | | | | #### **Package Plan** Table 11: Package Plan for Cyclone V SE Devices—Preliminary | Member Code | U484<br>(19 mm) | | | 72<br>mm) | F896<br>(31 mm) | | |-------------|-----------------|---------|-----------|-----------|-----------------|---------| | | FPGA GPIO | HPS I/O | FPGA GPIO | HPS I/O | FPGA GPIO | HPS I/O | | A2 | 66 | 161 | 145 | 188 | _ | _ | | A4 | 66 | 161 | 145 | 188 | _ | _ | | A5 | 66 | 161 | 145 | 188 | 288 | 188 | | A6 | 66 | 161 | 145 | 188 | 288 | 188 | ### **Cyclone V SX** This section provides the available options, maximum resource counts, and package plan for the Cyclone V SX devices. #### **Available Options** The following figure shows sample ordering code and lists the options available for Cyclone V SX devices. Figure 5: Sample Ordering Code and Available Options for Cyclone V SX Devices—Preliminary #### **Maximum Resources** Table 12: Maximum Resource Counts for Cyclone V SX Devices—Preliminary | Resource - | | Member Code | | | | | | | |----------------------------|------------------|-------------|-----------|-----------|-----------|--|--|--| | | | C2 | C4 | C5 | C6 | | | | | Logic Elements (I | LE) (K) | 25 | 40 | 85 | 110 | | | | | ALM | | 9,434 | 15,094 | 32,075 | 41,509 | | | | | Register | | 37,736 | 60,376 | 128,300 | 166,036 | | | | | Mamagy (Vh) | M10K | 1,400 | 2,240 | 3,970 | 5,140 | | | | | Memory (Kb) | MLAB | 138 | 220 | 480 | 621 | | | | | Variable-precision | n DSP Block | 36 | 58 | 87 | 112 | | | | | 18 x 18 Multiplier | | 72 | 116 | 174 | 224 | | | | | FPGA PLL <sup>14</sup> | | 4 | 5 | 6 | 6 | | | | | HPS PLL | | 3 | 3 | 3 | 3 | | | | | 3 Gbps Transceive | er | 6 | 6 | 9 | 9 | | | | | FPGA GPIO <sup>15</sup> | | 145 | 145 | 288 | 288 | | | | | HPS I/O | | 188 | 188 | 188 | 188 | | | | | LVDS <sup>16</sup> | | 31 | 31 | 72 | 72 | | | | | PCIe Hard IP Block | | 2 | 2 | 2 | 2 | | | | | FPGA Hard Mem | ory Controller | 1 | 1 | 1 | 1 | | | | | HPS Hard Memory Controller | | 1 | 1 | 1 | 1 | | | | | ARM Cortex-A9 N | MPCore Processor | Dual-core | Dual-core | Dual-core | Dual-core | | | | ### **Package Plan** Table 13: Package Plan for Cyclone V SX Devices—Preliminary | Member Code | | U672<br>(23 mm) | | F896<br>(31 mm) | | | |-------------|-----------|-----------------|------|-----------------|---------|------| | | FPGA GPIO | HPS I/O | XCVR | FPGA GPIO | HPS I/O | XCVR | | C2 | 145 | 188 | 6 | _ | _ | _ | | C4 | 145 | 188 | 6 | _ | _ | _ | | C5 | 145 | 188 | 9 | 288 | 188 | 9 | | C6 | 145 | 188 | 9 | 288 | 188 | 9 | The number of PLLs includes general-purpose fractional PLLs and transceiver fractional PLLs. <sup>&</sup>lt;sup>15</sup> The number of GPIOs does not include transceiver I/Os. In the Quartus II software, the number of user I/Os includes transceiver I/Os. For the number of LVDS channels in each package, refer to the *I/O Features in Cyclone V Devices* chapter. ## **Cyclone V ST** This section provides the available options, maximum resource counts, and package plan for the Cyclone V ST devices. #### **Available Options** The following figure shows sample ordering code and lists the options available for Cyclone V ST devices. Figure 6: Sample Ordering Code and Available Options for Cyclone V ST Devices—Preliminary #### **Maximum Resources** Table 14: Maximum Resource Counts for Cyclone V ST Devices—Preliminary | Paga | urce | Member Code | | | | |----------------------------|------|-------------|---------|--|--| | neso | uice | D5 | D6 | | | | Logic Elements (LE) (K) | | 85 | 110 | | | | ALM | | 32,075 | 41,509 | | | | Register | | 128,300 | 166,036 | | | | Memory (Kb) | M10K | 3,970 | 5,140 | | | | Memory (Ru) | MLAB | 480 | 621 | | | | Variable-precision DSP Blo | ock | 87 | 112 | | | | 18 x 18 Multiplier | | 174 | 224 | | | | FPGA PLL <sup>17</sup> | | 6 | 6 | | | | HPS PLL | PLL | | 3 | | | | 5 Gbps Transceiver | | 9 | 9 | | | | FPGA GPIO <sup>18</sup> | | 288 | 288 | | | | HPS I/O | | 188 | 188 | | | <sup>&</sup>lt;sup>17</sup> The number of PLLs includes general-purpose fractional PLLs and transceiver fractional PLLs. <sup>&</sup>lt;sup>18</sup> The number of GPIOs does not include transceiver I/Os. In the Quartus II software, the number of user I/Os includes transceiver I/Os. | Resource | Member Code | | | | |--------------------------------|-------------|-----------|--|--| | nesource | D5 | D6 | | | | LVDS <sup>19</sup> | 72 | 72 | | | | PCIe Hard IP Block | 2 | 2 | | | | FPGA Hard Memory Controller | 1 | 1 | | | | HPS Hard Memory Controller | 1 | 1 | | | | ARM Cortex-A9 MPCore Processor | Dual-core | Dual-core | | | #### **Package Plan** Table 15: Package Plan for Cyclone V ST Devices—Preliminary | | F896 | | | | | | |-------------|-----------|---------|-----------------|--|--|--| | Member Code | (31 mm) | | | | | | | | FPGA GPIO | HPS I/O | XCVR | | | | | D5 | 288 | 188 | $9^{20}$ | | | | | D6 | 288 | 188 | 9 <sup>20</sup> | | | | <sup>&</sup>lt;sup>19</sup> For the number of LVDS channels in each package, refer to the *I/O Features in Cyclone V Devices* chapter. <sup>20</sup> IIf you require CPRI (at 4.9152 Gbps) and PCIe Gen2 transmit jitter compliance, Altera recommends that you use only up to seven full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels. ## I/O Vertical Migration for Cyclone V Devices #### Figure 7: Vertical Migration Capability Across Cyclone V Device Packages and Densities—Preliminary The arrows indicate the vertical migration paths. The devices included in each vertical migration path are shaded. You can also migrate your design across device densities in the same package option if the devices have the same dedicated pins, configuration pins, and power pins. **Note:** To verify the pin migration compatibility, use the Pin Migration View window in the Quartus<sup>®</sup> II software Pin Planner. For more information, refer to the "I/O Management" chapter in the Quartus II Handbook. ## **Adaptive Logic Module** Cyclone V devices use a 28 nm ALM as the basic building block of the logic fabric. The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations. Figure 8: ALM for Cyclone V Devices You can configure up to 25% of the ALMs in the Cyclone V devices as distributed memory using MLABs. For more information, refer to *Embedded Memory Capacity in Cyclone V Devices* on page standalone-17. #### Variable-Precision DSP Block Cyclone V devices feature a variable-precision DSP block that supports these features: - Configurable to support signal processing precisions ranging from 9 x 9, 18 x 18, 27 x 27, and 36 x 36 bits natively - A 64-bit accumulator - A hard preadder that is available in both 18- and 27-bit modes - Cascaded output adders for efficient systolic finite impulse response (FIR) filters - Internal coefficient register banks, 8 deep, for each multiplier in 18- or 27-bit mode - Fully independent multiplier operation - A second accumulator feedback register to accommodate complex multiply-accumulate functions - Efficient support for single-precision floating point arithmetic - The inferability of all modes by the Quartus II design software Table 16: Variable-Precision DSP Block Configurations for Cyclone V Devices | Usage Example | Multiplier Size (Bit) | DSP Block Resource | |---------------------------------------------------------|-----------------------------|--------------------| | Low precision fixed point for video applications | Three 9 x 9 | 1 | | Medium precision fixed point in FIR filters | Two 18 x 18 | 1 | | FIR filters and general DSP usage | Two 18 x 18 with accumulate | 1 | | High precision fixed- or floating-point implementations | One 27 x 27 with accumulate | 1 | You can configure each DSP block during compilation as independent three $9 \times 9$ , two $18 \times 18$ , or one $27 \times 27$ multipliers. With a dedicated 64 bit cascade bus, you can cascade multiple variable-precision DSP blocks to implement even higher precision DSP functions efficiently. Table 17: Number of Multipliers in Cyclone V Devices The table lists the variable-precision DSP resources by bit precision for each Cyclone V device. | | Member | Variable-pre-<br>cision | • | ident Input and<br>iplications Ope | 18 x 18 | 18 x 18<br>Multiplier<br>Adder | | |-----------------|--------|-------------------------|---------------------|------------------------------------|-----------------------|--------------------------------|--------------------------------| | Variant | Code | DSP Block | 9 x 9<br>Multiplier | 18 x 18<br>Multiplier | 27 x 27<br>Multiplier | Multiplier<br>Adder Mode | Summed<br>with 36 bit<br>Input | | | A2 | 25 | 75 | 50 | 25 | 25 | 25 | | | A4 | 66 | 198 | 132 | 66 | 66 | 66 | | Cyclone V E | A5 | 150 | 450 | 300 | 150 | 150 | 150 | | | A7 | 156 | 468 | 312 | 156 | 156 | 156 | | | A9 | 342 | 1,026 | 684 | 342 | 342 | 342 | | | C3 | 51 | 153 | 102 | 51 | 51 | 51 | | | C4 | 70 | 210 | 140 | 70 | 70 | 70 | | Cyclone V<br>GX | C5 | 150 | 450 | 300 | 150 | 150 | 150 | | | C7 | 156 | 468 | 312 | 156 | 156 | 156 | | | С9 | 342 | 1,026 | 684 | 342 | 342 | 342 | | | D5 | 150 | 450 | 300 | 150 | 150 | 150 | | Cyclone V<br>GT | D7 | 156 | 468 | 312 | 156 | 156 | 156 | | | D9 | 342 | 1,026 | 684 | 342 | 342 | 342 | | | A2 | 36 | 108 | 72 | 36 | 36 | 36 | | Cyclone V | A4 | 58 | 174 | 116 | 58 | 58 | 58 | | SE | A5 | 87 | 261 | 174 | 87 | 87 | 87 | | | A6 | 112 | 336 | 224 | 112 | 112 | 112 | | | C2 | 36 | 108 | 72 | 36 | 36 | 36 | | Cyclone V | C4 | 58 | 174 | 116 | 58 | 58 | 58 | | SX | C5 | 87 | 261 | 174 | 87 | 87 | 87 | | | C6 | 112 | 336 | 224 | 112 | 112 | 112 | | Cyclone V | D5 | 87 | 261 | 174 | 87 | 87 | 87 | | ST | D6 | 112 | 336 | 224 | 112 | 112 | 112 | ## **Embedded Memory Blocks** The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements. ## **Types of Embedded Memory** The Cyclone V devices contain two types of memory blocks: - 10 Kb M10K blocks blocks—blocks of dedicated memory resources. The M10K blocks blocks are ideal for larger memory arrays while still providing a large number of independent ports. - 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Cyclone V devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB. ### **Embedded Memory Capacity in Cyclone V Devices** Table 18: Embedded Memory Capacity and Distribution in Cyclone V Devices | | Member | M10K | | ML | Total RAM Bit | | |--------------|--------|-------|--------------|-------|---------------|--------| | Variant | Code | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | (Kb) | | | A2 | 176 | 1,760 | 314 | 196 | 1,956 | | | A4 | 308 | 3,080 | 485 | 303 | 3,383 | | Cyclone V E | A5 | 446 | 4,460 | 679 | 424 | 4,884 | | | A7 | 686 | 6,860 | 1338 | 836 | 7,696 | | | A9 | 1,220 | 12,200 | 2748 | 1,717 | 13,917 | | | C3 | 119 | 1,190 | 255 | 159 | 1,349 | | | C4 | 250 | 2,500 | 472 | 295 | 2,795 | | Cyclone V GX | C5 | 446 | 4,460 | 679 | 424 | 4,884 | | | C7 | 686 | 6,860 | 1338 | 836 | 7,696 | | | C9 | 1,220 | 12,200 | 2748 | 1,717 | 13,917 | | | D5 | 446 | 4,460 | 679 | 424 | 4,884 | | Cyclone V GT | D7 | 686 | 6,860 | 1338 | 836 | 7,696 | | | D9 | 1,220 | 12,200 | 2748 | 1,717 | 13,917 | | | A2 | 140 | 1,400 | 221 | 138 | 1,538 | | Cyclone V SE | A4 | 224 | 2,240 | 352 | 220 | 2,460 | | Cyclone v SE | A5 | 397 | 3,970 | 768 | 480 | 4,450 | | | A6 | 514 | 5,140 | 994 | 621 | 5,761 | | | Member | M10K | | ML | Total RAM Bit | | |--------------|--------|-------|--------------|-------|---------------|-------| | Variant | Code | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | (Kb) | | | C2 | 140 | 1,400 | 221 | 138 | 1,538 | | C. A. W.CV | C4 | 224 | 2,240 | 352 | 220 | 2,460 | | Cyclone V SX | C5 | 397 | 3,970 | 768 | 480 | 4,450 | | | C6 | 514 | 5,140 | 994 | 621 | 5,761 | | Cyclone V ST | D5 | 397 | 3,970 | 768 | 480 | 4,450 | | | D6 | 514 | 5,140 | 994 | 621 | 5,761 | ## **Embedded Memory Configurations** Table 19: Supported Embedded Memory Block Configurations for Cyclone V Devices | Memory Block | Depth (bits) | Programmable Width | |--------------|--------------|--------------------| | MLAB | 32 | x16, x18, or x20 | | | 256 | x40 or x32 | | | 512 | x20 or x16 | | M10K | 1K | x10 or x8 | | | 2K | x5 or x4 | | | 4K | x2 | | | 8K | x1 | ## **Clock Networks and PLL Clock Sources** Cyclone V devices have 16 global clock networks capable of up to 550 MHz operation. The clock network architecture is based on Altera's global, quadrant, and peripheral clock structure. This clock structure is supported by dedicated clock input pins and fractional PLLs. **Note:** To reduce power consumption, the Quartus II software identifies all unused sections of the clock network and powers them down. #### **PLL Features** The PLLs in the Cyclone V devices support the following features: - Frequency synthesis - · On-chip clock deskew - Jitter attenuation - Counter reconfiguration - Programmable output clock duty cycles - PLL cascading - · Reference clock switchover - Programmable bandwidth - User-mode reconfiguration of PLLs - Low power mode for each fractional PLL - Dynamic phase shift - Direct, source synchronous, zero delay buffer, external feedback, and LVDS compensation modes #### **Fractional PLL** In addition to integer PLLs, the Cyclone V devices use a fractional PLL architecture. The devices have up to eight PLLs, each with nine output counters. You can use the output counters to reduce PLL usage in two ways: - Reduce the number of oscillators that are required on your board by using fractional PLLs - Reduce the number of clock pins that are used in the device by synthesizing multiple clock frequencies from a single reference clock source If you use the fractional PLL mode, you can use the PLLs for precision fractional-N frequency synthesis—removing the need for off-chip reference clock sources in your design. The transceiver fractional PLLs that are not used by the transceiver I/Os can be used as general purpose fractional PLLs by the FPGA fabric. ## **FPGA General Purpose I/O** Cyclone V devices offer highly configurable GPIOs. The following list describes the features of the GPIOs: - Programmable bus hold and weak pull-up - LVDS output buffer with programmable differential output voltage ( $V_{\rm OD}$ ) and programmable pre-emphasis - On-chip parallel termination (R<sub>T</sub> OCT) for all I/O banks with OCT calibration to limit the termination impedance variation - On-chip dynamic termination that has the ability to swap between series and parallel termination, depending on whether there is read or write on a common bus for signal integrity - Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture ## PCIe Gen1, Gen2, and Gen 3 Hard IP Cyclone V GX, GT, SX, and ST devices contain PCIe hard IP that is designed for performance, ease-of-use, and increased functionality. The PCIe hard IP consists of the MAC, data link, and transaction layers. The PCIe hard IP supports PCIe Gen2 and Gen1 end point and root port for up to x4 lane configuration. The PCIe Gen2 x4 support is PCIe-compatible. The PCIe endpoint support includes multifunction support for up to eight functions, as shown in the following figure. The integrated multifunction support reduces the FPGA logic requirements by up to 20,000 LEs for PCIe designs that require multiple peripherals. Figure 9: PCIe Multifunction for Cyclone V Devices The Cyclone V PCIe hard IP operates independently from the core logic. This independent operation allows the PCIe link to wake up and complete link training in less than 100 ms while the Cyclone V device completes loading the programming file for the rest of the device. In addition, the PCIe hard IP in the Cyclone V device provides improved end-to-end datapath protection using ECC. ## **External Memory Interface** This section provides an overview of the external memory interface in Cyclone V devices. ### Hard and Soft Memory Controllers Cyclone V devices support up to two hard memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices. Each controller supports 8 to 32 bit components of up to 4 gigabits (Gb) in density with two chip selects and optional ECC. For the Cyclone V SoC FPGA devices, an additional hard memory controller in the HPS supports DDR3, DDR2, and LPDDR2 SDRAM devices. All Cyclone V devices support soft memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices for maximum flexibility. ## **External Memory Performance** Table 20: External Memory Interface Performance in Cyclone V Devices | Interface | Voltage (V) | Hard Controller (MHz) | Soft Controller (MHz) | | |--------------|-------------|-----------------------|-----------------------|--| | DDR3 SDRAM | 1.5 400 | | 300 | | | DDR3 SDRAM | 1.35 | 400 | 300 | | | DDR2 SDRAM | 1.8 | 400 | 300 | | | LPDDR2 SDRAM | 1.2 | 333 | 300 | | ## **HPS External Memory Performance** #### **Table 21: HPS External Memory Interface Performance** The hard processor system (HPS) is available in Cyclone V SoC FPGA devices only. | Interface | Voltage (V) | HPS Hard Controller (MHz) | |--------------|-------------|---------------------------| | DDR3 SDRAM | 1.5 | 400 | | DDR3 3DRAW | 1.35 | 400 | | DDR2 SDRAM | 1.8 | 400 | | DDR2 3DRAW | 1.5 | 400 | | LPDDR2 SDRAM | 1.2 | 333 | ### **Low-Power Serial Transceivers** Cyclone V devices deliver the industry's lowest power 5 Gbps transceivers at an estimated 88 mW maximum power consumption per channel. Cyclone V transceivers are designed to be compliant with a wide range of protocols and data rates. #### **Transceiver Channels** The transceivers are positioned on the left outer edge of the device. The transceiver channels consist of the physical medium attachment (PMA), physical coding sublayer (PCS), and clock networks. #### Figure 10: Device Chip Overview for Cyclone V GX and GT Devices The figure shows a Cyclone V FPGA with transceivers. Different Cyclone V devices may have a different floorplans than the one shown here. #### **PMA Features** To prevent core and I/O noise from coupling into the transceivers, the PMA block is isolated from the rest of the chip—ensuring optimal signal integrity. For the transceivers, you can use the channel PLL of an unused receiver PMA as an additional transmit PLL. Table 22: PMA Features of the Transceivers in Cyclone V Devices | Features | Capability | |-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | Backplane support | Driving capability up to 5 Gbps | | PLL-based clock recovery | Superior jitter tolerance | | Programmable deserialization and word alignment | Flexible deserialization width and configurable word alignment pattern | | Equalization and pre-emphasis | <ul> <li>Up to 14.37 dB of pre-emphasis and up to 4.7 dB of equalization</li> <li>No decision feedback equalizer (DFE)</li> </ul> | | Ring oscillator transmit PLLs | 614 Mbps to 5 Gbps | | Input reference clock range | 20 MHz to 400 MHz | | Transceiver dynamic reconfiguration | Allows the reconfiguration of a single channel without affecting the operation of other channels | #### **PCS Features** The Cyclone V core logic connects to the PCS through an 8, 10, 16, 20, 32, or 40 bit interface, depending on the transceiver data rate and protocol. Cyclone V devices contain PCS hard IP to support PCIe Gen1 and Gen2, XAUI, Gbps Ethernet (GbE), Serial RapidIO<sup>®</sup> (SRIO), and Common Public Radio Interface (CPRI). Most of the standard and proprietary protocols from 614 Mbps to 5.0 Gbps are supported. **Table 23: Transceiver PCS Features for Cyclone V Devices** | PCS Support | Data<br>Rates(Gbps) | Transmitter Data Path Feature | Receiver Data Path Feature | | | |----------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 3-Gbps and 5-Gbps<br>Basic | 0.614 to 5.0 | <ul> <li>Phase compensation FIFO</li> <li>Byte serializer</li> <li>8B/10B encoder</li> <li>Transmitter bit-slip</li> </ul> | <ul> <li>Word aligner</li> <li>Deskew FIFO</li> <li>Rate-match FIFO</li> <li>8B/10B decoder</li> <li>Byte deserializer</li> <li>Byte ordering</li> <li>Receiver phase compensation FIFO</li> </ul> | | | | PCIe Gen1 | | | | | | | (x1, x2, x4) | 2.5 and 5.0 | <ul><li>Dedicated PCIe PHY IP core</li><li>PIPE 2.0 interface to the core</li></ul> | | | | | PCIe Gen2 | | logic | logic | | | | $(x1, x2, x4)^{21}$ | | | | | | | GbE | 1.25 | <ul> <li>Custom PHY IP core with preset feature</li> <li>GbE transmitter synchronization state machine</li> </ul> | <ul> <li>Custom PHY IP core with preset feature</li> <li>GbE receiver synchronization state machine</li> </ul> | | | | XAUI | 3.125 | Dedicated XAUI PHY IP core | Dedicated XAUI PHY IP core | | | | HiGig | 3.75 | XAUI synchronization state<br>machine for bonding four<br>channels | XAUI synchronization state<br>machine for realigning four<br>channels | | | | SRIO 1.3 and 2.1 | 1.25 to 3.125 | <ul> <li>Custom PHY IP core with preset feature</li> <li>SRIO version 2.1-compliant x2 and x4 channel bonding</li> </ul> | <ul> <li>Custom PHY IP core with preset feature</li> <li>SRIO version 2.1-compliant x2 and x4 deskew state machine</li> </ul> | | | PCIe Gen2 is supported only for Cyclone V GT devices. The PCIe Gen2 x4 support is PCIe-compatible. | PCS Support | Data<br>Rates(Gbps) | Transmitter Data Path Feature | Receiver Data Path Feature | |-------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | SDI, SD/HD, and<br>3G-SDI | 0.27 <sup>22</sup> , 1.485,<br>and 2.97 | Custom PHY IP core with preset | Custom PHY IP core with preset feature | | JESD204A | 0.3125 <sup>23</sup> to 3.125 | feature | | | Serial ATA Gen1 and<br>Gen2 | 1.5 and 3.0 | <ul> <li>Custom PHY IP core with preset feature</li> <li>Electrical idle</li> </ul> | <ul> <li>Custom PHY IP core with preset feature</li> <li>Signal detect</li> <li>Wider spread of asynchronous SSC</li> </ul> | | CPRI 4.1 <sup>24</sup> | 0.6144 to<br>4.9152 | Dedicated deterministic<br>latency PHY IP core | Dedicated deterministic<br>latency PHY IP core | | OBSAI RP3 | 0.768 to 3.072 | Transmitter (TX) manual bit-slip mode | Receiver (RX) deterministic latency state machine | | V-by-One HS | Up to 3.75 | | Custom PHY IP core | | DisplayPort 1.2 <sup>25</sup> | 1.62 and 2.7 | Custom PHY IP core | Wider spread of asynchronous SSC | ### **SoC FPGA with HPS** Each SoC FPGA combines an FPGA fabric and an HPS in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in these ways: - Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor - Allows you to differentiate the end product in both hardware and software, and to support virtually any interface standard - Extends the product life and revenue through in-field hardware and software updates #### **HPS Features** The HPS consists of a dual-core ARM MPCore processor, a rich set of peripherals, and a shared multiport SDRAM memory controller, as shown in the following figure. The 0.27-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric. <sup>&</sup>lt;sup>23</sup> The 0.3125-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric. High-voltage output mode (1000-BASE-CX) is not supported. <sup>&</sup>lt;sup>25</sup> Pending characterization. Figure 11: HPS with Dual-Core ARM Cortex-A9 MPCore Processor #### **System Peripherals and Debug Access Port** Each Ethernet MAC, USB OTG, NAND flash controller, and SD/MMC controller module has an integrated DMA controller. For modules without an integrated DMA controller, an additional DMA controller module provides up to eight channels of high-bandwidth data transfers. Peripherals that communicate off-chip are multiplexed with other peripherals at the HPS pin level. This allows you to choose which peripherals to interface with other devices on your PCB. The debug access port provides interfaces to industry standard JTAG debug probes and supports ARM CoreSight debug and core traces to facilitate software development. #### **HPS-FPGA AXI Bridges** The HPS-FPGA bridges, which support the Advanced Microcontroller Bus Architecture (AMBA $^{\otimes}$ ) Advanced eXtensible Interface (AXI $^{\text{TM}}$ ) specifications, consist of the following bridges: - FPGA-to-HPS AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the FPGA fabric to issue transactions to slaves in the HPS. - HPS-to-FPGA AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the HPS to issue transactions to slaves in the FPGA fabric. - Lightweight HPS-to-FPGA AXI bridge—a lower performance 32 bit width bus that allows the HPS to issue transactions to slaves in the FPGA fabric. This bridge is primarily used for control and status register (CSR) accesses to peripherals in the FPGA fabric. The HPS-FPGA AXI bridges allow masters in the FPGA fabric to communicate with slaves in the HPS logic, and vice versa. For example, the HPS-to-FPGA AXI bridge allows you to share memories instantiated in the FPGA fabric with one or both microprocessors in the HPS, while the FPGA-to-HPS AXI bridge allows logic in the FPGA fabric to access the memory and peripherals in the HPS. Each HPS-FPGA bridge also provides asynchronous clock crossing for data transferred between the FPGA fabric and the HPS. #### **HPS SDRAM Controller Subsystem** The HPS SDRAM controller subsystem contains a multiport SDRAM controller and DDR PHY that are shared between the FPGA fabric (through the FPGA-to-HPS SDRAM interface), the level 2 (L2) cache, and the level 3 (L3) system interconnect. The FPGA-to-HPS SDRAM interface supports AMBA AXI and Avalon® Memory-Mapped (Avalon-MM) interface standards, and provides up to six individual ports for access by masters implemented in the FPGA fabric. To maximize memory performance, the SDRAM controller subsystem supports command and data reordering, deficit round-robin arbitration with aging, and high-priority bypass features. The SDRAM controller subsystem supports DDR2, DDR3, or LPDDR2 devices up to 4 Gb in density operating at up to 400 MHz (800 Mbps data rate). #### **FPGA Configuration and Processor Booting** The FPGA fabric and HPS in the SoC FPGA are powered independently. You can reduce the clock frequencies or gate the clocks to reduce dynamic power, or shut down the entire FPGA fabric to reduce total system power. You can configure the FPGA fabric and boot the HPS independently, in any order, providing you with more design flexibility: - You can boot the HPS independently. After the HPS is running, the HPS can fully or partially reconfigure the FPGA fabric at any time under software control. The HPS can also configure other FPGAs on the board through the FPGA configuration controller. - You can power up both the HPS and the FPGA fabric together, configure the FPGA fabric first, and then boot the HPS from memory accessible to the FPGA fabric. **Note:** Although the FPGA fabric and HPS are on separate power domains, the HPS must remain powered up during operation while the FPGA fabric can be powered up or down as required. ## **Hardware and Software Development** For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Qsys system integration tool in the Quartus II software. For software development, the ARM-based SoC FPGA devices inherit the rich software development ecosystem available for the ARM Cortex-A9 MPCore processor. The software development process for Altera SoC FPGAs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux, VxWorks®, and other operating systems will be available for the SoC FPGAs. For more information on the operating systems support availability, contact the *Altera sales team*. You can begin device-specific firmware and software development on the Altera SoC FPGA Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board that runs on a PC. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware. ## **Dynamic and Partial Reconfiguration** The Cyclone V devices support dynamic reconfiguration and partial reconfiguration. #### **Dynamic Reconfiguration** The dynamic reconfiguration feature allows you to dynamically change the transceiver data rates, PMA settings, or protocols of a channel, without affecting data transfer on adjacent channels. This feature is ideal for applications that require on-the-fly multiprotocol or multirate support. You can reconfigure the PMA and PCS blocks with dynamic reconfiguration. ## **Partial Reconfiguration** Partial reconfiguration allows you to reconfigure part of the device while other sections of the device remain operational. This capability is important in systems with critical uptime requirements because it allows you to make updates or adjust functionality without disrupting services. Apart from lowering cost and power consumption, partial reconfiguration increases the effective logic density of the device because placing device functions that do not operate simultaneously is not necessary. Instead, you can store these functions in external memory and load them whenever the functions are required. This capability reduces the size of the device because it allows multiple applications on a single device—saving the board space and reducing the power consumption. Altera simplifies the time-intensive task of partial reconfiguration by building this capability on top of the proven incremental compile and design flow in the Quartus II design software. With the Altera® solution, you do not need to know all the intricate device architecture details to perform a partial reconfiguration. Partial reconfiguration is supported through the FPP x16 configuration interface. You can seamlessly use partial reconfiguration in tandem with dynamic reconfiguration to enable simultaneous partial reconfiguration of both the device core and transceivers. ## **Enhanced Configuration and Configuration via Protocol** Cyclone V devices support 1.8 V, 2.5 V, 3.0 V, and 3.3 V programming voltages and several configuration modes. Table 24: Configuration Modes and Features Supported by Cyclone V Devices | Mode | Data<br>Width | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps) | Decompres-<br>sion | Design Se-<br>curity | Partial Recon-<br>figuration | Remote Sys-<br>tem Update | |----------------------------------------------------------|------------------|----------------------------|----------------------------|--------------------|----------------------|------------------------------|---------------------------| | AS through the EPCS and EPCQ serial configuration device | 1 bit, 4<br>bits | 100 | _ | Yes | Yes | _ | Yes | | PS through CPLD or external microcontroller | 1 bit | 125 | 125 | Yes | Yes | _ | _ | | FPP | 8 bits | 125 | _ | Yes | Yes | _ | Parallel flash | | 111 | 16 bits | 125 | _ | Yes | Yes | Yes | loader | | Mode | Data<br>Width | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps) | Decompres-<br>sion | Design Se-<br>curity | Partial Recon-<br>figuration | Remote Sys-<br>tem Update | |------------|----------------------------|----------------------------|----------------------------|--------------------|----------------------|------------------------------|---------------------------| | CvP (PCIe) | x1, x2,<br>and x4<br>lanes | _ | _ | _ | Yes | _ | _ | | JTAG | 1 bit | 33 | 33 | _ | _ | _ | _ | Instead of using an external flash or ROM, you can configure the Cyclone V devices through PCIe using CvP. The CvP mode offers the fastest configuration rate and flexibility with the easy-to-use PCIe hard IP block interface. The Cyclone V CvP implementation conforms to the PCIe 100 ms power-up-to-active time requirement. For more information about CvP, refer to the *Configuration via Protocol (CvP) Implementation in Altera FPGAs User Guide*. ## **Power Management** Leveraging the FPGA architectural features, process technology advancements, and transceivers that are designed for power efficiency, the Cyclone V devices consume less power than previous generation Cyclone FPGAs: - Total device core power consumption—less by up to 40%. - Transceiver channel power consumption—less by up to 50%. Additionally, Cyclone V devices contain several hard IP blocks that reduce logic resources and deliver substantial power savings of up to 25% less power than equivalent soft implementations. ## **Document Revision History** | Date | Version | Changes | |---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2012 | 2012.12.28 | <ul> <li>Updated the pin counts for the MBGA packages.</li> <li>Updated the GPIO and transceiver counts for the MBGA packages.</li> <li>Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX C9, and GT D9 devices.</li> <li>Updated the vertical migration table for vertical migration of the U484 packages.</li> <li>Updated the MLAB supported programmable widths at 32 bits depth.</li> </ul> | | Date | Version | Changes | |---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | November 2012 | 2012.11.19 | <ul> <li>Added new MBGA packages and additional U484 packages for Cyclone V E, GX, and GT.</li> <li>Added ordering code for five-transceiver devices for Cyclone V GT and ST.</li> <li>Updated the vertical migration table to add MBGA packages.</li> <li>Added performance information for HPS memory controller.</li> <li>Removed DDR3U support.</li> <li>Updated Cyclone V ST speed grade information.</li> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> </ul> | | July 2012 | 2.1 | Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible) | | June 2012 | 2.0 | <ul> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table 10, Table 11, Table 12, Table 13, Table 14, Table 17, and Table 18.</li> <li>Updated Figure 1, Figure 2, Figure 3, Figure 4, Figure 5, Figure 6, and Figure 10.</li> <li>Updated the "FPGA Configuration and Processor Booting" and "Hardware and Software Development" sections.</li> <li>Text edits throughout the document.</li> </ul> | | February 2012 | 1.2 | <ul> <li>Updated Table 1–2, Table 1–3, and Table 1–6.</li> <li>Updated "Cyclone V Family Plan" on page 1–4 and "Clock Networks and PLL Clock Sources" on page 1–15.</li> <li>Updated Figure 1–1 and Figure 1–6.</li> </ul> | | November 2011 | 1.1 | <ul> <li>Updated Table 1–1, Table 1–2, Table 1–3, Table 1–4, Table 1–5, and Table 1–6.</li> <li>Updated Figure 1–4, Figure 1–5, Figure 1–6, Figure 1–7, and Figure 1–8.</li> <li>Updated "System Peripherals" on page 1–18, "HPS–FPGA AXI Bridges" on page 1–19, "HPS SDRAM Controller Subsystem" on page 1–19, "FPGA Configuration and Processor Booting" on page 1–19, and "Hardware and Software Development" on page 1–20.</li> <li>Minor text edits.</li> </ul> | | October 2011 | 1.0 | Initial release. |